MPC8313ZQADDC Freescale Semiconductor, MPC8313ZQADDC Datasheet - Page 1192

no-image

MPC8313ZQADDC

Manufacturer Part Number
MPC8313ZQADDC
Description
Microprocessors - MPU 8313 REV2.2 PB NO ENC
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8313ZQADDC

Processor Series
MPC8313
Core
e300
Data Bus Width
16 bit
Maximum Clock Frequency
133 MHz
Program Memory Size
16 KB
Data Ram Size
16 KB
Interface Type
I2C
Mounting Style
SMD/SMT
Package / Case
PBGA
Number Of Programmable I/os
32
Number Of Timers
4

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8313ZQADDC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
K
L
M
Glossary-4
MPC8313E PowerQUICC™ II Pro Integrated Processor Family Reference Manual, Rev. 2
Inbound ATMU windows. Mappings that perform address translation from the external
In-order. An aspect of an operation that adheres to a sequential model. An operation is
Integer unit. An execution unit in the core responsible for executing integer instructions.
Inter-packet gap. The gap between the end of one Ethernet packet and the beginning of
Instruction latency. The total number of clock cycles necessary to execute an instruction
Kill. An operation that causes a
L2 cache. Level-2 cache. See
Latency. The number of clock cycles necessary to execute an instruction and make ready
Least-significant bit (lsb). The bit of least value in an address, register, field, data
Least-significant byte (LSB). The byte of least value in an address, register, data element,
Little-endian. A byte-ordering method in memory where the address n of a word
Local access window. Mapping used to translate a region of memory to a particular target
Media access control (MAC) sublayer. Sublayer that provides a logical connection
Media-independent interface (MII) sublayer. Sublayer that provides a standard
address space to the local address space, attach attributes and transaction types to
the transaction, and map the transaction to its target interface.
said to be performed in-order if, at the time that it is performed, it is known to be
required by the sequential execution model.
the next transmitted packet.
and make ready the results of that instruction.
data to memory.
the results of that execution for a subsequent instruction.
element, or instruction encoding.
or instruction encoding.
corresponds to the least-significant byte. In an addressed memory word, the bytes
are ordered (left to right) 3, 2, 1, 0, with 3 being the most-significant byte. See
Big-endian.
interface, such as the DDR SDRAM controller or the PCI controller. The local
memory map is defined by a set of eight local access windows. The size of each
window can be configured from 4 Kbytes to 2 Gbytes.
between the MAC and its peer station. Its primary responsibility is to initialize,
control, and manage the connection with the peer station.
interface between the MAC layer and the physical layer for 10/100-Mbps
operations. It isolates the MAC layer and the physical layer, enabling the MAC
layer to be used with various implementations of the physical layer.
Secondary
cache block
cache.
to be invalidated without writing any modified
Freescale Semiconductor

Related parts for MPC8313ZQADDC