MPC8313ZQADDC Freescale Semiconductor, MPC8313ZQADDC Datasheet - Page 986

no-image

MPC8313ZQADDC

Manufacturer Part Number
MPC8313ZQADDC
Description
Microprocessors - MPU 8313 REV2.2 PB NO ENC
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8313ZQADDC

Processor Series
MPC8313
Core
e300
Data Bus Width
16 bit
Maximum Clock Frequency
133 MHz
Program Memory Size
16 KB
Data Ram Size
16 KB
Interface Type
I2C
Mounting Style
SMD/SMT
Package / Case
PBGA
Number Of Programmable I/os
32
Number Of Timers
4

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8313ZQADDC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Universal Serial Bus Interface
16.5.5.3
The third DWord of a queue element transfer descriptor contains most of the information the host
controller requires to execute a USB transaction (the remaining endpoint-addressing information is
specified in the queue head). Note that some of the field descriptions in
defined in the queue head. See
16-58
30–16
14–12
Bits
31
15
Total Bytes to
Transfer
C_Page
Name
qTD Token
ioc
MPC8313E PowerQUICC™ II Pro Integrated Processor Family Reference Manual, Rev. 2
dt
Data toggle. This is the data toggle sequence bit. The use of this bit depends on the setting of the
Data Toggle Control bit in the queue head.
Total bytes to transfer. This field specifies the total number of bytes to be moved with this transfer
descriptor. This field is decremented by the number of bytes actually moved during the transaction,
only on the successful completion of the transaction. The maximum value software may store in this
field is 5 × 4K (0x5000). This is the maximum number of bytes 5 page pointers can access. If the
value of this field is zero when the host controller fetches this transfer descriptor (and the active bit
is set), the host controller executes a zero-length transaction and retires the transfer descriptor. It is
not a requirement for OUT transfers that total bytes to transfer be an even multiple of QH[Maximum
Packet Length]. If software builds such a transfer descriptor for an OUT transfer, the last transaction
will always be less than QH[Maximum Packet Length]. Although it is possible to create a transfer up
to 20K this assumes the page is 0. When the offset cannot be predetermined, crossing past the 5th
page can be guaranteed by limiting the total bytes to 16K. Therefore, the maximum recommended
transfer is 16K (0x4000).
Interrupt on complete. If this bit is set, the host controller should issue an interrupt at the next
interrupt threshold when this qTD is completed.
Current rage. This field is used as an index into the qTD buffer pointer list. Valid values are in the
range 0x0 to 0x4. The host controller is not required to write this field back when the qTD is retired.
Section 16.5.6, “Queue Head,”
Table 16-55. qTD Token (DWord 2)
Description
for more information on these fields.
Table 16-55
Freescale Semiconductor
reference fields are

Related parts for MPC8313ZQADDC