MPC555LFMZP40 Freescale Semiconductor, MPC555LFMZP40 Datasheet - Page 160

IC MCU 32BIT 40MHZ 272-BGA

MPC555LFMZP40

Manufacturer Part Number
MPC555LFMZP40
Description
IC MCU 32BIT 40MHZ 272-BGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheets

Specifications of MPC555LFMZP40

Core Processor
PowerPC
Core Size
32-Bit
Speed
40MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
101
Program Memory Size
448KB (448K x 8)
Program Memory Type
FLASH
Ram Size
26K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
272-PBGA
Controller Family/series
POWER 5xx
Ram Memory Size
26KB
Cpu Speed
63MIPS
Embedded Interface Type
QSPI, SCI, TouCAN
Operating Temperature Range
-40°C To +125°C
No. Of Pins
272
Rohs Compliant
No
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
26 KB
Interface Type
CAN, QSPI, SCI
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
101
Operating Supply Voltage
3.3 V to 5 V
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
Development Tools By Supplier
MPC555CMEE
Minimum Operating Temperature
- 85 C
On-chip Adc
10 bit, 32 Channel
Cpu Family
MPC55xx
Device Core
PowerPC
Device Core Size
32b
Frequency (max)
40MHz
Total Internal Ram Size
32KB
# I/os (max)
101
Operating Supply Voltage (typ)
5V
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
272
Package Type
BGA
For Use With
MPC555CMEE - KIT EVAL FOR MPC555
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC555LFMZP40
Manufacturer:
MOTOLOLA
Quantity:
853
Part Number:
MPC555LFMZP40
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC555LFMZP40
Manufacturer:
MOT
Quantity:
2
Part Number:
MPC555LFMZP40R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
3.13 PowerPC User Instruction Set Architecture (UISA)
3.13.1 Computation Modes
3.13.2 Reserved Fields
3.13.3 Classes of Instructions
MPC555
USER’S MANUAL
The core of the MPC555 / MPC556 is a 32-bit implementation of the PowerPC archi-
tecture. Any reference in the PowerPC Architecture Books (UISA, VEA, OEA) regard-
ing 64-bit implementations are not supported by the core. All registers except the
floating-point registers are 32 bits wide.
Reserved fields in instructions are described under the specific instruction definition
sections. Unless otherwise stated in the specific instruction description, fields marked
“I”, “II” and “III” in the instruction are discarded by the core decoding. Thus, this type
of invalid form instructions yield results of the defined instructions with the appropriate
field zero.
In most cases, the reserved fields in registers are ignored on write and return zeros for
them on read on any control register implemented by the MPC555 / MPC556. Excep-
tion to this rule are bits 16:23 of the fixed-point exception cause register (XER) and the
reserved bits of the machine state register (MSR), which are set by the source value
on write and return the value last set for it on read.
Non-optional instructions are implemented by the hardware. Optional instructions are
executed by implementation-dependent code and any attempt to execute one of these
commands causes the MPC555 / MPC556 to take the implementation-dependent soft-
ware emulation interrupt (offset 0x01000 of the vector table).
Illegal and reserved instruction class instructions are supported by implementation-
dependent code and, thus, the MPC555 / MPC556 hardware generates the implemen-
/
MPC556
NOTES:
Floating-point multiply
Floating-point divide
1. Refer to
Instruction Type
Integer load/store
Integer multiply
Manual (RCPURM/AD)
add or subtract
Floating-point
Floating-point
Integer divide
multiply-add
Table 3-22 Instruction Latency and Blockage
Freescale Semiconductor, Inc.
Section 7 Instruction Timing,
For More Information On This Product,
CENTRAL PROCESSING UNIT
Go to: www.freescale.com
Rev. 15 October 2000
for details.
Precision
Double
Double
Double
Double
Single
Single
Single
Single
See note
Latency
2 to 11
17
10
7
6
4
4
5
4
2
in the
1
1
RCPU Reference
Blockage
See note
2 to 11
1 or 2
17
10
7
6
4
4
5
4
1
1
1
MOTOROLA
3-38

Related parts for MPC555LFMZP40