MPC555LFMZP40 Freescale Semiconductor, MPC555LFMZP40 Datasheet - Page 546

IC MCU 32BIT 40MHZ 272-BGA

MPC555LFMZP40

Manufacturer Part Number
MPC555LFMZP40
Description
IC MCU 32BIT 40MHZ 272-BGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheets

Specifications of MPC555LFMZP40

Core Processor
PowerPC
Core Size
32-Bit
Speed
40MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
101
Program Memory Size
448KB (448K x 8)
Program Memory Type
FLASH
Ram Size
26K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
272-PBGA
Controller Family/series
POWER 5xx
Ram Memory Size
26KB
Cpu Speed
63MIPS
Embedded Interface Type
QSPI, SCI, TouCAN
Operating Temperature Range
-40°C To +125°C
No. Of Pins
272
Rohs Compliant
No
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
26 KB
Interface Type
CAN, QSPI, SCI
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
101
Operating Supply Voltage
3.3 V to 5 V
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
Development Tools By Supplier
MPC555CMEE
Minimum Operating Temperature
- 85 C
On-chip Adc
10 bit, 32 Channel
Cpu Family
MPC55xx
Device Core
PowerPC
Device Core Size
32b
Frequency (max)
40MHz
Total Internal Ram Size
32KB
# I/os (max)
101
Operating Supply Voltage (typ)
5V
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
272
Package Type
BGA
For Use With
MPC555CMEE - KIT EVAL FOR MPC555
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC555LFMZP40
Manufacturer:
MOTOLOLA
Quantity:
853
Part Number:
MPC555LFMZP40
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC555LFMZP40
Manufacturer:
MOT
Quantity:
2
Part Number:
MPC555LFMZP40R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
15.8.2 MBISM Interrupt Registers
15.8.2.1 MIOS1 Interrupt Level Register 0 (MIOS1LVL0)
MPC555
USER’S MANUAL
Bit(s)
9:15
4:7
0
1
2
3
8
Table 15-6
This register contains the interrupt level that applies to the submodules number 15 to
zero.
/
MPC556
Name
STOP
SUPV
FRZ
RST
0x30 6C30
0x30 6C70
Address
shows the MBISM interrupt registers.
Table 15-6 MBISM Interrupt Registers Address Map
Stop enable. Setting the STOP bit activates the MIOB freeze signal regardless of the state of
the IMB3 FREEZE signal. The MIOB freeze signal is further validated in some submodules with
internal freeze enable bits in order for the submodule to be stopped. The MBISM continues to
operate to allow the CPU access to the submodule’s registers. The MIOB freeze signal remains
active until reset or until the STOP bit is written to zero by the CPU (via the IMB3). The STOP
bit is cleared by reset.
0 = Enables MIOS1 operation.
1 = Selectively stops MIOS1 operation.
Reserved
Freeze enable. Setting the FRZ bit, activates the MIOB freeze signal only when the IMB3
FREEZE signal is active. The MIOB freeze signal is further validated in some submodules with
internal freeze enable bits in order for the submodule to be frozen. The MBISM continues to op-
erate to allow the CPU access to the submodule’s registers. The MIOB freeze signal remains
active until the FRZ bit is written to zero or the IMB3 FREEZE signal is negated. The FRZ bit is
cleared by reset.
0 = Ignores the FREEZE signal on the IMB3, allowing MIOS1 operation.
1 = Selectively stops MIOS1 operation when the FREEZE signal appears on the IMB3.
Module reset. The RST bit always returns 0 when read and can be written to 1. When the RST
bit is written to 1, the MBISM activates the reset signal on the MIOB. This completely stops the
operation of the MIOS1 and resets all the values in the submodules registers that are affected
by reset. This bit provides a way of resetting the complete MIOS1 module regardless of the reset
state of the CPU. The RST bit is cleared by reset.
0 = Writing a 0 to RST has no effect.
1 = Reset the MIOS1 submodules
Reserved
Supervisor data space selector. The SUPV bit specifies whether the address space from 0x0000
to 0x07FF in the MIOS1 is accessed at the supervisor privilege level. When SUPV is cleared,
these addresses are accessed at the Unrestricted privilege level. The SUPV bit is cleared by
reset.
0 = Unrestricted data space.
1 = Supervisor data space.
Reserved. In implementations that use hardware interrupt arbitration, bits 12:15 represent the
IARB field.
MODULAR INPUT/OUTPUT SUBSYSTEM (MIOS1)
MIOS1 Interrupt Level Register 0 (MIOS1LVL0)
See
MIOS1 Interrupt Level Register 1 (MIOS1LVL1)
See
Freescale Semiconductor, Inc.
Table 15-5 MIOS1MCR Bit Descriptions
For More Information On This Product,
Table 15-7
Table 15-8
Go to: www.freescale.com
Rev. 15 October 2000
for bit descriptions.
for bit descriptions.
Register
Description
MOTOROLA
15-10

Related parts for MPC555LFMZP40