MPC555LFMZP40 Freescale Semiconductor, MPC555LFMZP40 Datasheet - Page 292

IC MCU 32BIT 40MHZ 272-BGA

MPC555LFMZP40

Manufacturer Part Number
MPC555LFMZP40
Description
IC MCU 32BIT 40MHZ 272-BGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheets

Specifications of MPC555LFMZP40

Core Processor
PowerPC
Core Size
32-Bit
Speed
40MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
101
Program Memory Size
448KB (448K x 8)
Program Memory Type
FLASH
Ram Size
26K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
272-PBGA
Controller Family/series
POWER 5xx
Ram Memory Size
26KB
Cpu Speed
63MIPS
Embedded Interface Type
QSPI, SCI, TouCAN
Operating Temperature Range
-40°C To +125°C
No. Of Pins
272
Rohs Compliant
No
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
26 KB
Interface Type
CAN, QSPI, SCI
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
101
Operating Supply Voltage
3.3 V to 5 V
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
Development Tools By Supplier
MPC555CMEE
Minimum Operating Temperature
- 85 C
On-chip Adc
10 bit, 32 Channel
Cpu Family
MPC55xx
Device Core
PowerPC
Device Core Size
32b
Frequency (max)
40MHz
Total Internal Ram Size
32KB
# I/os (max)
101
Operating Supply Voltage (typ)
5V
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
272
Package Type
BGA
For Use With
MPC555CMEE - KIT EVAL FOR MPC555
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC555LFMZP40
Manufacturer:
MOTOLOLA
Quantity:
853
Part Number:
MPC555LFMZP40
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC555LFMZP40
Manufacturer:
MOT
Quantity:
2
Part Number:
MPC555LFMZP40R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
PLPRCR — PLL, Low-Power, and Reset-Control Register
SPLS
U = Unaffected by reset
MPC555
USER’S MANUAL
MSB
16
S
U
0
Bit(s)
0:11
U
0
12
13
14
POWER-ON RESET:
POWER-ON RESET:
TEXP
HARD RESET:
HARD RESET:
17
S
1
1
U
1
/
MPC556
LOCSS
SERVE
Name
LOCS
RE-
MF
18
D
U
0
U
2
TMIST
19
U
3
0
0
Multiplication factor bits. The output of the VCO is divided to generate the feedback signal to
the phase comparator. The MF bits control the value of the divider in the SPLL feedback
loop. The phase comparator determines the phase shift between the feedback signal and
the reference clock. This difference results in either an increase or decrease in the VCO out-
put frequency.
The MF bits can be read and written at any time. However, this field can be write-protected
by setting the MF and pre-divider lock (MFPDL) bit in the SCCR. Changing the MF bits caus-
es the SPLL to lose lock. Also, the MF field should not be modified when entering or exiting
from low power mode (LPM change), or when back-up clock is active.
The normal reset value for the DFNH bits is zero (divide by one). When the PLL is operating
in one-to-one mode, the multiplication factor is set to x1 (MF = 0).
Reserved
Loss of clock status. When the oscillator or external clock source is not at the minimum fre-
quency, the loss-of-clock circuit asserts the LOCS bit. This bit is cleared when the oscillator
or external clock source is functioning normally. This bit is reset only on power-on reset.
Writes to this bit have no effect.
0 = No loss of oscillator is currently detected
1 = Loss of oscillator is currently detected
Loss of clock sticky. If, after negation of PORESET, the loss-of-clock circuit detects that the
oscillator or external clock source is not at a minimum frequency, the LOCSS bit is set. LOC-
SS remains set until software clears it by writing a one to it. A write of zero has no effect on
this bit. The reset value is determined during hard reset. The STBUC bit will be set provided
the PLL lock condition is not met when HRESET is asserted, and cleared if the PLL is locked
when HRESET is asserted.
0 = No loss of oscillator has been detected
1 = Loss of oscillator has been detected
SERVE
Freescale Semiconductor, Inc.
RE-
U
20
4
Table 8-10 PLPRCR Bit Descriptions
D
U
0
For More Information On This Product,
CSRC
CLOCKS AND POWER CONTROL
U
5
21
0 OR 4
0
0
MF
Go to: www.freescale.com
Rev. 15 October 2000
U
6
22
0
0
LPM
U
7
23
0
0
CSR
U
8
24
U
0
Description
LOL-
U
9
RE
25
U
0
SERVE
10
U
RE-
26
D
0
11
U
27
U
0
SERVE
RE-
12
D
U
0
28
U
0
LOCS
DIVF
13
U
0
29
U
0
0x2F C284
MOTOROLA
LOC-
SS
14
U
0
30
U
0
SPLS
8-32
15
LSB
U
0
31
U
0

Related parts for MPC555LFMZP40