MPC555LFMZP40 Freescale Semiconductor, MPC555LFMZP40 Datasheet - Page 717

IC MCU 32BIT 40MHZ 272-BGA

MPC555LFMZP40

Manufacturer Part Number
MPC555LFMZP40
Description
IC MCU 32BIT 40MHZ 272-BGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheets

Specifications of MPC555LFMZP40

Core Processor
PowerPC
Core Size
32-Bit
Speed
40MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
101
Program Memory Size
448KB (448K x 8)
Program Memory Type
FLASH
Ram Size
26K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
272-PBGA
Controller Family/series
POWER 5xx
Ram Memory Size
26KB
Cpu Speed
63MIPS
Embedded Interface Type
QSPI, SCI, TouCAN
Operating Temperature Range
-40°C To +125°C
No. Of Pins
272
Rohs Compliant
No
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
26 KB
Interface Type
CAN, QSPI, SCI
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
101
Operating Supply Voltage
3.3 V to 5 V
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
Development Tools By Supplier
MPC555CMEE
Minimum Operating Temperature
- 85 C
On-chip Adc
10 bit, 32 Channel
Cpu Family
MPC55xx
Device Core
PowerPC
Device Core Size
32b
Frequency (max)
40MHz
Total Internal Ram Size
32KB
# I/os (max)
101
Operating Supply Voltage (typ)
5V
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
272
Package Type
BGA
For Use With
MPC555CMEE - KIT EVAL FOR MPC555
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC555LFMZP40
Manufacturer:
MOTOLOLA
Quantity:
853
Part Number:
MPC555LFMZP40
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC555LFMZP40
Manufacturer:
MOT
Quantity:
2
Part Number:
MPC555LFMZP40R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
21.3.3 Watchpoint Counters
21.3.3.1 Trap Enable Programming
21.4 Development System Interface
MPC555
USER’S MANUAL
There are two 16-bit watchpoint counters. Each counter is able to count one of the in-
struction watchpoints or one of the load/store watchpoints. Both generate the corre-
sponding breakpoint when they reach ZERO.
When working in the masked mode, the counters do not count watchpoints detected
when MSRRI = 0. See
The counters value when counting watchpoints programmed on the actual instructions
that alter the counters, are not predictable. Reading values from the counters when
they are active, must be synchronized by inserting a sync instruction before the actual
read is performed.
When programmed to count load/store watchpoints, the last instruction which decre-
ments the counter to ZERO is treated like any other load/store breakpoint in the sense
that it is executed and the machine branches to the breakpoint exception routine AF-
TER it executes this instruction. Therefore, the value of the counter inside the break-
point exception routine equals ZERO.
The trap enable bits can be programmed by regular software (only if MSRPR = 0) us-
ing THE mtspr instruction or “on the fly” using the special development port interface.
For more information refer to section
cations — Trap Enable
The value used by the breakpoints generation logic is the bit wise OR of the software
trap enable bits, (the bits written using the mtspr) and the development port trap en-
able bits (the bits serially shifted using the development port).
All bits, the software trap enable bits and the development port trap enable bits, can
be read from ICTRL and the LCTRL2 using mfspr. For the exact bits placement refer
to
Register 2
When debugging an existing system, it is sometimes desirable to be able to do so with-
out the need to insert any changes in the existing system. In some cases it is not de-
21.7.6 I-Bus Support Control Register
/
MPC556
When programmed to count instruction watchpoints, the last instruc-
tion which decrements the counter to ZERO is treated like any other
instruction breakpoint in the sense that it is not executed and the ma-
chine branches to the breakpoint exception routine BEFORE it exe-
cutes this instruction. As a side effect of this behavior, the value of
the counter inside the breakpoint exception routine equals ONE and
not ZERO as might be expected.
Freescale Semiconductor, Inc.
For More Information On This Product,
21.3.1.4 Context Dependent Filter
Mode.
DEVELOPMENT SUPPORT
Go to: www.freescale.com
Rev. 15 October 2000
21.5.6.5 Development Port Serial Communi-
NOTE
and to
21.7.8 L-Bus Support Control
MOTOROLA
21-21

Related parts for MPC555LFMZP40