R5S77631Y266BGV Renesas Electronics America, R5S77631Y266BGV Datasheet - Page 1230

IC SUPERH MPU ROMLESS 499BGA

R5S77631Y266BGV

Manufacturer Part Number
R5S77631Y266BGV
Description
IC SUPERH MPU ROMLESS 499BGA
Manufacturer
Renesas Electronics America
Series
SuperH® SH7780r
Datasheet

Specifications of R5S77631Y266BGV

Core Processor
SH-4A
Core Size
32-Bit
Speed
266MHz
Connectivity
Audio Codec, I²C, MMC, SCI, SIM, SIO, SSI, USB
Peripherals
DMA, LCD, POR, WDT
Number Of I /o
107
Program Memory Type
ROMless
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.15 V ~ 1.35 V
Data Converters
A/D 4x10b; D/A 2x8b
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
499-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
R5S77631Y266BGV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Section 28 Serial Communication Interface with FIFO/IrDA Interface (SCIF/IrDA)
Figure 28.6 shows a sample SCIF initialization flowchart.
Rev. 2.00 May 22, 2009 Page 1160 of 1982
REJ09B0256-0200
in SCSCR (leaving TE, RE, TIE,
and BRK in SCFSR and ORER
in SCLSR, then clear them to 0
and MCE in SCFCR, and clear
SCSCR to 1, and set TIE, RIE,
Set RTRG1-0, TTRG1-0 bits,
and RIE bits cleared to 0)
TFCL and RFCL bits to 0
Set CKE1 and CKE0 bits
Set data transfer format
Clear TE and RE bits in
Read flags of ER, DR,
1-bit interval elapsed?
Set TE and RE bits in
Set TFCL and RFCL
Set value in SCBRR
Start of initialization
bits in SCFCR to 1
End of initialization
and REIE bits
SCSCR to 0
in SCSMR
Yes
Figure 28.6 Sample SCIF Initialization Flowchart
Wait
No
[1]
[2]
[3]
[4]
[1]
[2]
[3]
[4]
Set the clock selection in SCSCR.
Be sure to clear bits TIE, RIE, TE, and RE to 0.
Set the data transfer format in SCSMR.
Write a value corresponding to the bit rate into SCBRR.
Wait at least one bit interval, then set the TE bit or RE bit
in SCSCR to 1. Also set the RIE, REIE, and TIE bits.
Setting the TE and RE bits enables the SCIF_TXD and
SCIF_RXD pins to be used. When transmitting, the SCIF
will go to the mark state; when receiving, it will go to the
idle state, waiting for a start bit.
(Not necessary if an external clock is used.)

Related parts for R5S77631Y266BGV