R5S77631Y266BGV Renesas Electronics America, R5S77631Y266BGV Datasheet - Page 409

IC SUPERH MPU ROMLESS 499BGA

R5S77631Y266BGV

Manufacturer Part Number
R5S77631Y266BGV
Description
IC SUPERH MPU ROMLESS 499BGA
Manufacturer
Renesas Electronics America
Series
SuperH® SH7780r
Datasheet

Specifications of R5S77631Y266BGV

Core Processor
SH-4A
Core Size
32-Bit
Speed
266MHz
Connectivity
Audio Codec, I²C, MMC, SCI, SIM, SIO, SSI, USB
Peripherals
DMA, LCD, POR, WDT
Number Of I /o
107
Program Memory Type
ROMless
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.15 V ~ 1.35 V
Data Converters
A/D 4x10b; D/A 2x8b
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
499-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
R5S77631Y266BGV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Bit
16
15
14
13 to 7
6 to 0
Bit Name
DMABST
HIZCNT
ASYNC[6:0]
Initial
Value
0
0
0
0
All 0
R/W
R/W
R
R/W
R
R/W
Description
DMAC Burst Mode Transfer Priority Setting
Specifies the priority of burst mode transfers by the
DMAC. When this bit is cleared to 0, the priority is as
follows: bus release, DMAC, CPU. When this bit is set
to 1, the bus release is not performed until the
completion of the DMAC burst transfer. This bit is
initialized at a power-on reset.
0: DMAC burst mode transfer priority setting off
1: DMAC burst mode transfer priority setting on
Reserved
This bit is always read as 0. The write value should
always be 0.
High Impedance (Hi-Z) Control
Specifies the state of signals WEn and RD/FRAME
during the software standby mode and the bus-released
state.
0: Signals of WEn and RD/FRAME are high-impedance
1: Signals of WEn and RD/FRAME are output during
Reserved
These bits are always read as 0. The write value should
always be 0.
Asynchronous Input
Enable asynchronous input to the corresponding pins.
0: Input signals to the corresponding pins are
1: Input signals to the corresponding pins are
ASYNC[6]: DREQ3
ASYNC[5]: DREQ2
ASYNC[4]: DREQ1
ASYNC[3]: DREQ0
ASYNC[2]: IOIS16
ASYNC[1]: BREQ
ASYNC[0]: RDY
during the bus-released state
the bus-released state
synchronized with CLKOUT
asynchronous to CLKOUT
Section 11 Local Bus State Controller (LBSC)
Rev. 2.00 May 22, 2009 Page 339 of 1982
REJ09B0256-0200

Related parts for R5S77631Y266BGV