R5S77631Y266BGV Renesas Electronics America, R5S77631Y266BGV Datasheet - Page 978

IC SUPERH MPU ROMLESS 499BGA

R5S77631Y266BGV

Manufacturer Part Number
R5S77631Y266BGV
Description
IC SUPERH MPU ROMLESS 499BGA
Manufacturer
Renesas Electronics America
Series
SuperH® SH7780r
Datasheet

Specifications of R5S77631Y266BGV

Core Processor
SH-4A
Core Size
32-Bit
Speed
266MHz
Connectivity
Audio Codec, I²C, MMC, SCI, SIM, SIO, SSI, USB
Peripherals
DMA, LCD, POR, WDT
Number Of I /o
107
Program Memory Type
ROMless
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.15 V ~ 1.35 V
Data Converters
A/D 4x10b; D/A 2x8b
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
499-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
R5S77631Y266BGV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Section 23 Gigabit Ethernet Controller (GETHER)
23.3.70 E-DMAC Transmit Request Register (EDTRR)
EDTRR is a 32-bit readable/writable register that issues transmit directives to the E-DMAC. After
writing 11 to bits TR[1:0] in this register, the E-DMAC reads the transmit descriptor at the address
specified by TDLAR. If the TACT bit of this transmit descriptor is set to 1 (valid), transmit DMA
transfer by the E-DMAC starts. When DMA transfer based on the first transmit descriptor is
completed, the E-DMAC reads the next transmit descriptor. If the TACT bit of that transmit
descriptor is set to 1 (valid), the E-DMAC continues transmit DMA operation. If the TACT bit of
a transmit descriptor is cleared to 0 (invalid), the E-DMAC clears bits TR[1:0] and stops transmit
DMA operation.
Rev. 2.00 May 22, 2009 Page 908 of 1982
REJ09B0256-0200
Bit
31 to 2
1, 0
Initial value:
Initial value:
R/W:
R/W:
Bit:
Bit:
Bit Name
TR[1:0]
31
15
R
R
0
0
30
14
R
R
0
0
Initial
Value
All 0
00
29
13
R
R
0
0
28
12
R
R
0
0
R/W Description
R
R/W Transmit Request
27
11
R
R
0
0
Reserved
These bits are always read as 0. The write value should
always be 0.
00, 01, 10: Transmission-halted state
11: Transmit DMA operation by E-DMAC
26
10
R
R
0
0
After writing 11 to these bits, the E-DMAC starts
reading a transmit descriptor.
25
R
R
0
9
0
24
If 00, 01, or 10 is written to these bits, the E-
DMAC stops DMA transfer of the currently
processed transmit descriptor, reads the next
transmit descriptor, and then clears these bits.
(Write-back is completed for the valid transmit
descriptors that have been detected up till then.)
The E-DMAC clears these bits when transmit
descriptor empty occurs, or transmission of a
transmit descriptor has completed. (Write-back
is completed for the valid transmit descriptors
that have been detected up till then.)
R
R
0
8
0
23
R
R
0
7
0
22
R
R
0
6
0
21
R
R
0
5
0
20
R
R
0
4
0
19
R
R
0
3
0
18
R
R
0
2
0
17
R
0
1
0
TR[1:0]
R/W
16
R
0
0
0

Related parts for R5S77631Y266BGV