R5S77631Y266BGV Renesas Electronics America, R5S77631Y266BGV Datasheet - Page 305

IC SUPERH MPU ROMLESS 499BGA

R5S77631Y266BGV

Manufacturer Part Number
R5S77631Y266BGV
Description
IC SUPERH MPU ROMLESS 499BGA
Manufacturer
Renesas Electronics America
Series
SuperH® SH7780r
Datasheet

Specifications of R5S77631Y266BGV

Core Processor
SH-4A
Core Size
32-Bit
Speed
266MHz
Connectivity
Audio Codec, I²C, MMC, SCI, SIM, SIO, SSI, USB
Peripherals
DMA, LCD, POR, WDT
Number Of I /o
107
Program Memory Type
ROMless
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.15 V ~ 1.35 V
Data Converters
A/D 4x10b; D/A 2x8b
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
499-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
R5S77631Y266BGV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
9.1.1
The basic exception handling flow for the interrupt is as follows.
In interrupt exception handling, the contents of the program counter (PC), status register (SR), and
R15 are saved in the saved program counter (SPC), saved status register (SSR), and saved general
register15 (SGR), and the CPU starts execution of the appropriate interrupt exception handling
routine according to the vector address. An interrupt exception handling routine is a program
written by the user to handle a specific exception. The interrupt exception handling routine is
terminated and control returned to the original program by executing a return-from-exception
instruction (RTE). This instruction restores the PC and SR contents and returns control to the
normal processing routine at the point at which the exception occurred. The SGR contents are not
written back to R15 with an RTE instruction.
1. The PC, SR and R15 contents are saved to SPC, SSR and SGR, respectively.
2. The block (BL) bit in SR is set to 1.
3. The mode (MD) bit in SR is set to 1.
4. The register bank (RB) bit in SR is set to 1.
5. In a reset, the FPU disable (FD) bit in SR is cleared to 0.
6. The exception code is written to bits 13 to 0 in the interrupt event register (INTEVT) of the
7. The processing is jumped to the start address of the interrupt exception handling routine,
8. The processing is branched to the vector address of the determined interrupt exception
exception source.
vector base register (VBR) + H'600.
handling and the interrupt exception handling routine is started.
Interrupt Method
Rev. 2.00 May 22, 2009 Page 235 of 1982
Section 9 Interrupt Controller (INTC)
REJ09B0256-0200

Related parts for R5S77631Y266BGV