R5S77631Y266BGV Renesas Electronics America, R5S77631Y266BGV Datasheet - Page 673

IC SUPERH MPU ROMLESS 499BGA

R5S77631Y266BGV

Manufacturer Part Number
R5S77631Y266BGV
Description
IC SUPERH MPU ROMLESS 499BGA
Manufacturer
Renesas Electronics America
Series
SuperH® SH7780r
Datasheet

Specifications of R5S77631Y266BGV

Core Processor
SH-4A
Core Size
32-Bit
Speed
266MHz
Connectivity
Audio Codec, I²C, MMC, SCI, SIM, SIO, SSI, USB
Peripherals
DMA, LCD, POR, WDT
Number Of I /o
107
Program Memory Type
ROMless
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.15 V ~ 1.35 V
Data Converters
A/D 4x10b; D/A 2x8b
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
499-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
R5S77631Y266BGV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
 Intermittent mode 16 (DMAOR.CMS = 10, CHCR.LCKN = 0 or 1, CHCR.TB = 0),
Figure 14.8 Example of DMA Transfer Timing in Cycle Steal Intermittent Mode
DREQ
SuperHyway
bus cycle
intermittent mode 64 (DMAOR.CMS = 11, CHCR.LCKN = 0 or 1, CHCR.TB = 0)
In intermittent mode of cycle steal, the DMAC returns the SuperHyway bus mastership to
other bus master whenever a one-transfer unit (byte, word, longword, or 16-byte or 32-byte
unit) is complete. If the next transfer request occurs after that, the DMAC issues the next
transfer request after waiting for 16 or 64 clocks in Bck count, and obtains the bus
mastership from other bus master. The DMAC then transfers data of one-transfer unit and
returns the bus mastership to other bus master. These operations are repeated until the
transfer end condition is satisfied. It is thus possible to make lower the ratio of bus
occupation by DMA transfer than cycle-steal normal mode.
When the DMAC issues again the transfer request, DMA transfer can be postponed in case
of entry updating due to cache miss.
This intermittent mode can be used for all transfer section; transfer request source, transfer
source, and transfer destination. The bus modes, however, must be cycle steal mode in all
channels.
Figure 14.8 shows an example of DMA transfer timing in cycle steal intermittent mode.
Transfer conditions shown in the figure are:
Figure 14.7 DMA Transfer Timing Example in Cycle-Steal Normal Mode 2
DREQ
SuperHyway
bus cycle
CPU
CPU
CPU
CPU
(DREQ Low Level Detection)
(DREQ Low Level Detection)
CPU
CPU
DMAC
Read
Busmastership retured to CPU once
DMAC DMAC CPU
Read/Write
CPU
More than 16 or 64 Bck
(depends on DMAOR.CMS settings)
Section 14 Direct Memory Access Controller (DMAC)
DMAC
Write
CPU
Rev. 2.00 May 22, 2009 Page 603 of 1982
CPU DMAC DMAC CPU
DMAC
Read
Read/Write
CPU
DMAC
Write
REJ09B0256-0200
CPU

Related parts for R5S77631Y266BGV