R5S77631Y266BGV Renesas Electronics America, R5S77631Y266BGV Datasheet - Page 491

IC SUPERH MPU ROMLESS 499BGA

R5S77631Y266BGV

Manufacturer Part Number
R5S77631Y266BGV
Description
IC SUPERH MPU ROMLESS 499BGA
Manufacturer
Renesas Electronics America
Series
SuperH® SH7780r
Datasheet

Specifications of R5S77631Y266BGV

Core Processor
SH-4A
Core Size
32-Bit
Speed
266MHz
Connectivity
Audio Codec, I²C, MMC, SCI, SIM, SIO, SSI, USB
Peripherals
DMA, LCD, POR, WDT
Number Of I /o
107
Program Memory Type
ROMless
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.15 V ~ 1.35 V
Data Converters
A/D 4x10b; D/A 2x8b
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
499-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
R5S77631Y266BGV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Bit
28 to 16 DRI
15 to 12 LOCK
11, 10
9
Bit Name
DRE
Initial
Value
H'0C34
Undefined R
All 0
0
R/W
R/W
R
R/W
Description
DRAM Refresh Interval
When refreshing is valid (the DRE bit in MIM is set to
1), these bits specify the maximum refresh interval
(auto refresh). One count is the same as the cycle of
the memory clock. At 133-MHz operation, one count
corresponds to 7.5 ns. The minimum settable value is
H'020. When a value less than H'020 is set, H'020 is
added to the count value.
The DDRIF has a 13-bit internal counter. When the
DCE or DRE bit is cleared to 0, or the RMODE bit is
set to 1, this counter is cleared to 0. Otherwise, this
counter will increment by the external memory clock.
This counter is compared with the DRI bit. If a match
occurs, an auto-refresh request is generated in the
controller and auto-refreshing is performed. Note that
the counter is cleared to 0 at the match and then
begins incrementing again. The single auto-refresh
request that has been generated is recorded (max.).
When the DCE and DRE bits are set to 1 and the
RMODE bit is cleared to 0, an auto-refresh request is
not cleared until auto refreshing is performed. To set
this bit, the DRE bit should be cleared to 0 and should
be written to, and then 1 should be written to the DRE
bit. In this case, the previous written value should be
set to the DRI bits.
DLL Lock Status
These bits indicate the lock status of the DLL for
generating the read timing for the DDR-SDRAM. When
these bits are all set to 1, access to memory is
possible.
Reserved
These bits are always read as 0. The write value
should always be 0.
DRAM Refresh Enable
Sets whether the refresh mode is valid or invalid.
1: Valid
0: Invalid
Section 12 DDR-SDRAM Interface (DDRIF)
Rev. 2.00 May 22, 2009 Page 421 of 1982
REJ09B0256-0200

Related parts for R5S77631Y266BGV