R5S77631Y266BGV Renesas Electronics America, R5S77631Y266BGV Datasheet - Page 678

IC SUPERH MPU ROMLESS 499BGA

R5S77631Y266BGV

Manufacturer Part Number
R5S77631Y266BGV
Description
IC SUPERH MPU ROMLESS 499BGA
Manufacturer
Renesas Electronics America
Series
SuperH® SH7780r
Datasheet

Specifications of R5S77631Y266BGV

Core Processor
SH-4A
Core Size
32-Bit
Speed
266MHz
Connectivity
Audio Codec, I²C, MMC, SCI, SIM, SIO, SSI, USB
Peripherals
DMA, LCD, POR, WDT
Number Of I /o
107
Program Memory Type
ROMless
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.15 V ~ 1.35 V
Data Converters
A/D 4x10b; D/A 2x8b
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
499-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
R5S77631Y266BGV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Section 14 Direct Memory Access Controller (DMAC)
In round-robin mode, the priority changes according to the specification shown in figure 14.2.
However, the channel in cycle steal mode cannot be mixed with the channel in burst mode.
14.4.4
After the DMA source address registers (SAR), DMA destination address registers (DAR), DMA
transfer count registers (DMATCR), DMA channel control registers (CHCR), DMA operation
register (DMAOR), and DMA extended resource selectors (DMARS) are set, the DMAC transfers
data according to the following procedure:
1. Checks to see if transfer is enabled (DE = 1, DME = 1, TE = 0, AE = 0, NMIF = 0)
2. When a transfer request occurs while transfer is enabled, the DMAC transfers one transfer unit
3. When the specified number of transfer have been completed (when DMATCR reaches 0), the
4. When an address error or an NMI interrupt is generated, the transfer is aborted. Transfers are
Figure 14.11 shows a flowchart of this procedure.
Rev. 2.00 May 22, 2009 Page 608 of 1982
REJ09B0256-0200
CH0 transfer source
CH1 transfer source
of data (depending on the TS0 and TS1 settings). In auto request mode, the transfer begins
automatically when the DE bit and DME bit are set to 1. The DMATCR value will be
decremented for each transfer. The actual transfer flows vary by address mode and bus mode.
transfer ends normally. If the IE bit in CHCR is set to 1 at this time, a DEI interrupt is sent to
the CPU.
also aborted when the DE bit in CHCR or the DME bit in DMAOR is changed to 0.
DMA Transfer Flow
Figure 14.10 Bus State when Multiple Channels are Operating
Priority:
CH0:
CH1:
CPU
CH0 > CH1
Cycle steal mode
Burst mode
DMA CH1
Burst mode
DMA CH1
DMA CH1
DMA CH0
DMA CH0 and CH1
Burst mode
DMA CH1
DMA CH0
DMA CH1
Burst mode
DMA CH1
DMA CH1
CPU

Related parts for R5S77631Y266BGV