R5S77631Y266BGV Renesas Electronics America, R5S77631Y266BGV Datasheet - Page 632

IC SUPERH MPU ROMLESS 499BGA

R5S77631Y266BGV

Manufacturer Part Number
R5S77631Y266BGV
Description
IC SUPERH MPU ROMLESS 499BGA
Manufacturer
Renesas Electronics America
Series
SuperH® SH7780r
Datasheet

Specifications of R5S77631Y266BGV

Core Processor
SH-4A
Core Size
32-Bit
Speed
266MHz
Connectivity
Audio Codec, I²C, MMC, SCI, SIM, SIO, SSI, USB
Peripherals
DMA, LCD, POR, WDT
Number Of I /o
107
Program Memory Type
ROMless
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.15 V ~ 1.35 V
Data Converters
A/D 4x10b; D/A 2x8b
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
499-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
R5S77631Y266BGV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Section 13 PCI Controller (PCIC)
(3)
By writing 1 to the SC bit in PCICMD, a wait (stepping) of one clock can be inserted when the
PCIC is driving the AD bus. As a result, the PCIC drives the AD bus over 2 clocks. This function
can be used when there is a heavy load on the PCI bus and the AD bus does not achieve the
stipulated logic level in one clock.
When the PCIC operates as the host bus bridge mode, it is recommended to use this function for
the issuance of configuration transfers.
Figure 13.25 is an example of burst memory write cycle with stepping. Figure 13.26 is an example
of target burst read cycle with stepping.
Rev. 2.00 May 22, 2009 Page 562 of 1982
REJ09B0256-0200
Figure 13.25 Master Write Cycle in Host Bus Bridge Mode (Burst, with stepping)
Address/Data Stepping Timing
PCICLK
AD[31:0]
PAR
CBE[3:0]
(C/BE[3:0])
PCIFRAME
IRDY
DEVSEL
TRDY
[Legend]
Addr:
AP:
Com:
PCI space address
Address parity
Command
Dn:
DPn:
BEn:
Com
Addr
nth data
nth data parity
nth data byte enable
AP
BE0
D0
DP0
BE1
D1
DPn-1
BEn
Dn
DPn

Related parts for R5S77631Y266BGV