R5S77631Y266BGV Renesas Electronics America, R5S77631Y266BGV Datasheet - Page 1320

IC SUPERH MPU ROMLESS 499BGA

R5S77631Y266BGV

Manufacturer Part Number
R5S77631Y266BGV
Description
IC SUPERH MPU ROMLESS 499BGA
Manufacturer
Renesas Electronics America
Series
SuperH® SH7780r
Datasheet

Specifications of R5S77631Y266BGV

Core Processor
SH-4A
Core Size
32-Bit
Speed
266MHz
Connectivity
Audio Codec, I²C, MMC, SCI, SIM, SIO, SSI, USB
Peripherals
DMA, LCD, POR, WDT
Number Of I /o
107
Program Memory Type
ROMless
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.15 V ~ 1.35 V
Data Converters
A/D 4x10b; D/A 2x8b
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
499-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
R5S77631Y266BGV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Section 30 SIM Card Module (SIM)
30.3.3
SCSCR is an 8-bit readable/writable register that selects transmit or receive operation, the serial
clock output, and whether to enable or disable interrupt requests for the smart card interface.
Rev. 2.00 May 22, 2009 Page 1250 of 1982
REJ09B0256-0200
Bit
7
6
Bit Name
TIE
RIE
Serial Control Register (SCSCR)
Initial
Value
0
0
Initial value:
R/W:
Bit:
R/W
R/W
R/W
R/W
TIE
7
0
R/W
RIE
Description
Transmit Interrupt Enable
When serial transmit data is transferred from the transmit
data register (SCTDR) to the transmit shift register
(SCTSR), and the TDRE flag in the serial status register
(SCSSR) is set to 1, transmit data empty interrupt (TXI)
requests are enabled/disabled.
0: Disables transmit data empty interrupt (TXI) requests*
1: Enables transmit data empty interrupt (TXI) requests
Note: * A TXI can be canceled either by clearing the
Receive Interrupt Enable
When serial receive data is transferred from the receive
shift register (SCRSR) to the receive data register
(SCRDR), and the RDRF flag in SCSSR is set to 1, receive
data full interrupt (RXI) requests, and transmit/receive error
interrupt (ERI) requests due to parity errors, overrun errors,
and error signal status are enabled/disabled.
0: Disables receive data full interrupt (RXI) requests and
1: Enables receive data full interrupt (RXI) requests and
Notes:
6
0
transmit/receive error interrupt (ERI) requests*
transmit/receive error interrupt (ERI) requests*
R/W
TE
5
0
TDRE flag, or by clearing the TIE bit to 0.
1. RXI and ERI interrupt requests can be
2. Wait error interrupt (ERI) requests are enabled
R/W
RE
4
0
canceled either by clearing the RDRF, PER,
ORER or ERS flag, or by clearing the RIE bit to
0.
or disabled by using the WAIT_IE bit in
SCSCR.
WAIT_
R/W
IE
3
0
TEIE
R/W
2
0
R/W
1
0
CKE[1:0]
R/W
0
0
1
2
*
2

Related parts for R5S77631Y266BGV