R5S77631Y266BGV Renesas Electronics America, R5S77631Y266BGV Datasheet - Page 509

IC SUPERH MPU ROMLESS 499BGA

R5S77631Y266BGV

Manufacturer Part Number
R5S77631Y266BGV
Description
IC SUPERH MPU ROMLESS 499BGA
Manufacturer
Renesas Electronics America
Series
SuperH® SH7780r
Datasheet

Specifications of R5S77631Y266BGV

Core Processor
SH-4A
Core Size
32-Bit
Speed
266MHz
Connectivity
Audio Codec, I²C, MMC, SCI, SIM, SIO, SSI, USB
Peripherals
DMA, LCD, POR, WDT
Number Of I /o
107
Program Memory Type
ROMless
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.15 V ~ 1.35 V
Data Converters
A/D 4x10b; D/A 2x8b
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
499-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
R5S77631Y266BGV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
At level 0, DDR-SDRAM controls such as DDR-SDRAM refresh and page management have the
highest priority. The memory is refreshed according to the memory refresh intervals specified
separately.
At level 1, access is rotated between access from the SHway bus and access from the LCDC (in
round-robin method). However, immediately after a reset, access from the SHwy bus has priority
over access from the LCDC.
Access is not arbitrated based on the order of requests but by a request signal that is asserted
between transactions. When read and write requests are made for the same device simultaneously,
a read request has priority. Access arbitration is performed between transactions.
(2)
The arbiter block receives inputs from the SHwy bus with the 133*
with the 66*
non-burst transfers
• In burst transfers, an arbitrated module can perform continuous transfers. Therefore, the SHwy
• In non-burst transfers, arbitration is performed in 133*
However, in actuality, burst and non-burst transfers coexist. Signals output from the interfaces are
used to determine whether a burst transfer is expected or not. When making arbitration from non-
burst transfers to burst transfers, if the arbitrated transaction is a burst transfer, the non-burst
transfer is continued after the burst transfer.
Notes: 1. This indicates the clock frequency when DDR266-SDRAM is used. The clock
12.5.14 Coherency When Accessing DDR-SDRAM
In some cases, writing the DDR-SDRAM via the SHwy bus by software may be held for some
reason and reading the DDR-SDRAM by the subsequently activated LCDC may be executed first.
That is, incorrect operation may occur if coherency for accessing the DDR-SDRAM is not
guaranteed.
In this case, execute the SYNCO instruction between the write instruction for the DDR-SDRAM
by software and the LCDC activation instruction. When the SYNCO instruction is executed, the
next instruction is not activated until the data access being performed is completed.
bus and the LCDC have the same possibility of being arbitrated.
output to the DDRC.
Access Arbitration When Burst and Non-Burst Transfers Coexist
2. This indicates the clock frequency when DDR266-SDRAM is used. The clock
frequency is 100 MHz when DDR200-SDRAM is used.
frequency is 50 MHz when DDR200-SDRAM is used.
2
MHz interface. Therefore, arbitration operation differs depending on a burst and
1
Section 12 DDR-SDRAM Interface (DDRIF)
MHz units. Requests are continuously
Rev. 2.00 May 22, 2009 Page 439 of 1982
1
MHz interface and the LCDC
REJ09B0256-0200

Related parts for R5S77631Y266BGV