NHE6300ESB S L7XJ Intel, NHE6300ESB S L7XJ Datasheet - Page 451

no-image

NHE6300ESB S L7XJ

Manufacturer Part Number
NHE6300ESB S L7XJ
Description
Manufacturer
Intel
Datasheet

Specifications of NHE6300ESB S L7XJ

Lead Free Status / RoHS Status
Compliant
9—Intel
9.1.21
November 2007
Order Number: 300641-004US
Bits
Default Value:
7:6
5:4
3:2
1:0
Table 343. Offset 44H: SLV_IDETIM—Slave (Drive 1) IDE Timing Register
®
Device:
Recovery Time (SRCT1)
Offset:
Recovery Time (PRCT1)
Primary Drive 1 IORDY
6300ESB ICH
Sample Point (PISP1)
IORDY Sample Point
Secondary Drive 1
Secondary Drive 1
Primary Drive 1
Offset 44H: SLV_IDETIM—Slave (Drive 1) IDE
Timing Register (IDE—D31:F1)
(IDE—D31:F1)
(SISP1)
31
44h
00h
Name
Determines the number of PCI clocks between IDE IOR#/
IOW# assertion and the first IORDY sample point, when the
access is to drive 1 data port and bit 14 of the IDE timing
register for secondary is set.
00 = 5 clocks
01 = 4 clocks
10 = 3 clocks
11 = Reserved
Determines the minimum number of PCI clocks between the
last IORDY sample point and the IOR#/IOW# strobe of the
next cycle, when the access is to drive 1 data port and bit 14
of the IDE timing register for secondary is set.
00 = 4 clocks
01 = 3 clocks
10 = 2 clocks
11 = 1 clocks
Determines the number of PCI clocks between IOR#/IOW#
assertion and the first IORDY sample point, when the access
is to drive 1 data port and bit 14 of the IDE timing register for
primary is set.
00 = 5 clocks
01 = 4 clocks
10 = 3 clocks
11 = Reserved
Determines the minimum number of PCI clocks between the
last IORDY sample point and the IOR#/IOW# strobe of the
next cycle, when the access is to drive 1 data port and bit 14
of the IDE timing register for primary is set.
00 = 4 clocks
01 = 3 clocks
10 = 2 clocks
11 = 1 clocks
Description
Attribute:
Function:
Size:
1
Read/Write
8-bit
Intel
®
6300ESB I/O Controller Hub
Access
R/W
R/W
R/W
R/W
451
DS

Related parts for NHE6300ESB S L7XJ