MPC561MZP56 Freescale, MPC561MZP56 Datasheet - Page 1092

MPC561MZP56

Manufacturer Part Number
MPC561MZP56
Description
Manufacturer
Freescale
Datasheet

Specifications of MPC561MZP56

Cpu Family
MPC56x
Device Core
PowerPC
Device Core Size
32b
Frequency (max)
56MHz
Interface Type
QSPI/SCI/SPI/UART
Total Internal Ram Size
32KB
# I/os (max)
56
Number Of Timers - General Purpose
22
Operating Supply Voltage (typ)
2.6/5V
Operating Supply Voltage (max)
2.7/5.25V
Operating Supply Voltage (min)
2.5/4.75V
On-chip Adc
2(32-chx10-bit)
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 125C
Operating Temperature Classification
Automotive
Mounting
Surface Mount
Pin Count
388
Package Type
BGA
Program Memory Type
ROMLess
Program Memory Size
Not Required
Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC561MZP56
Manufacturer:
FREESCALE
Quantity:
852
Part Number:
MPC561MZP56
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC561MZP56
Manufacturer:
FREESCALE
Quantity:
852
Company:
Part Number:
MPC561MZP56
Quantity:
13
Part Number:
MPC561MZP56R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
MPC562/MPC564 Compression Features
A.2.4
During the compression process, compressed instructions change their location in the memory and are not
word aligned. Displacement fields in the direct branch instructions have to be updated by the compression
tool to make compressed instruction addressing possible. Four LSB bits of the displacement immediate
field (LI or BD) in the compressed direct branch instructions are used for bit addressing in the 32-bit
memory word. The remaining bits of the fields are used in the branch target calculation of the base address
(word address). The RCPU branch unit copies the bit pointer into the IP field of issued compressed branch
target address. The branch compressed target base address is calculated according the direct branch
addressing mode.
If a branch has absolute addressing mode, the branch target base address is calculated as a sign extension
of the base address portion of the LI (or BD) field.
If a branch has relative addressing mode, the branch target base address is calculated as a sum of the base
address of the branch and sign extended base address portion of the branch LI (or BD) field.
Figure A-3
address for the unconditional branch has 20 bits This yields an unconditional branch displacement limit of
4 Mbytes. The word pointer for the conditional branch has 10 bits. This yields a conditional branch
displacement limit of 4 Kbytes.
A-4
illustrates direct branch target address generation in “Decompression On” mode. The base
Compressed Address Generation with Direct Branches
Compressed
Instruction
Adddress
Memory
Layout
– Compressed Instruction
Figure A-2. Addressing Instructions with Compressed Address
x+4
x+c
x+8
x
MPC561/MPC563 Reference Manual, Rev. 1.2
Base Address
2*IP Bits
Freescale Semiconductor
27
IP
31

Related parts for MPC561MZP56