MPC561MZP56 Freescale, MPC561MZP56 Datasheet - Page 472

MPC561MZP56

Manufacturer Part Number
MPC561MZP56
Description
Manufacturer
Freescale
Datasheet

Specifications of MPC561MZP56

Cpu Family
MPC56x
Device Core
PowerPC
Device Core Size
32b
Frequency (max)
56MHz
Interface Type
QSPI/SCI/SPI/UART
Total Internal Ram Size
32KB
# I/os (max)
56
Number Of Timers - General Purpose
22
Operating Supply Voltage (typ)
2.6/5V
Operating Supply Voltage (max)
2.7/5.25V
Operating Supply Voltage (min)
2.5/4.75V
On-chip Adc
2(32-chx10-bit)
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 125C
Operating Temperature Classification
Automotive
Mounting
Surface Mount
Pin Count
388
Package Type
BGA
Program Memory Type
ROMLess
Program Memory Size
Not Required
Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC561MZP56
Manufacturer:
FREESCALE
Quantity:
852
Part Number:
MPC561MZP56
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC561MZP56
Manufacturer:
FREESCALE
Quantity:
852
Company:
Part Number:
MPC561MZP56
Quantity:
13
Part Number:
MPC561MZP56R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
QADC64E Legacy Mode Operation
The CCW table follows the register block in the address map. There are 64 table entries to hold the desired
analog conversion sequences. Each CCW table entry is 16-bits, with ten implemented bits in four fields.
The final block of address space belongs to the result word table, which appears in three places in the
memory map. Each result word table location holds one 10-bit conversion value.
13.3.1
The QADCMCR contains five implemented bits that control the operating modes of the QADC64E
module. The configurable modes are freeze, stop and supervisor. The QADCMCR also implements a pair
of bits that together select either legacy or enhanced mode for the QADC module, and lock that operating
mode.
13-8
.
SRESET
Bits
2:5
0
1
6
7
Status registers (QASR0 and QASR1) provide visibility on the status of each queue and the
particular conversion that is in progress
Field STOP FRZ
Addr
QADC64E Module Configuration Register (QADMCR)
MSB
Name
STOP
LOCK
0
FLIP
FRZ
1
Stop Enable. Refer to
0 = Disable stop mode
1 = Enable stop mode
Freeze Enable. Refer to
0 = Ignores the IMB3 internal FREEZE signal
1 = Finish any conversion in progress, then freeze
Reserved
Lock/Unlock QADC Mode of operation as defined by FLIP bit. Refer to
“Switching Between Legacy and Enhanced Modes of
0 = QADC mode is locked
1 = QADC mode is unlocked and changeable using FLIP bit
QADC Mode of Operation – The FLIP bit allows selection of the mode of operation of the QADC
module, either legacy mode (default) or enhanced mode. This bit can only be written when the
LOCK is set (unlocked). Refer to
Modes of
0 = Legacy mode enabled
1 = Enhanced mode enabled
Figure 13-4. Module Configuration Register (QADCMCR)
2
0000_0000
Operation,” for more information.
3
MPC561/MPC563 Reference Manual, Rev. 1.2
Table 13-5. QADCMCR Bit Descriptions
0x30 4800 (QADCMCR_A); 0x30 4C00 (QADCMCR_B)
4
Section 13.3.1.1, “Low Power Stop
5
Section 13.3.1.2, “Freeze
LOCK FLIP SUPV
(Section 13.3.8, “Status Registers (QASR0 and
6
Section 13.3.1.3, “Switching Between Legacy and Enhanced
7
Description
1
8
Mode,” for more information.
9
Operation,” for more information.
Mode,” for more information.
10
11
000_0000
Section 13.3.1.3,
12
Freescale Semiconductor
13
14
QASR1)”)
LSB
15

Related parts for MPC561MZP56