MPC561MZP56 Freescale, MPC561MZP56 Datasheet - Page 1120

MPC561MZP56

Manufacturer Part Number
MPC561MZP56
Description
Manufacturer
Freescale
Datasheet

Specifications of MPC561MZP56

Cpu Family
MPC56x
Device Core
PowerPC
Device Core Size
32b
Frequency (max)
56MHz
Interface Type
QSPI/SCI/SPI/UART
Total Internal Ram Size
32KB
# I/os (max)
56
Number Of Timers - General Purpose
22
Operating Supply Voltage (typ)
2.6/5V
Operating Supply Voltage (max)
2.7/5.25V
Operating Supply Voltage (min)
2.5/4.75V
On-chip Adc
2(32-chx10-bit)
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 125C
Operating Temperature Classification
Automotive
Mounting
Surface Mount
Pin Count
388
Package Type
BGA
Program Memory Type
ROMLess
Program Memory Size
Not Required
Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC561MZP56
Manufacturer:
FREESCALE
Quantity:
852
Part Number:
MPC561MZP56
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC561MZP56
Manufacturer:
FREESCALE
Quantity:
852
Company:
Part Number:
MPC561MZP56
Quantity:
13
Part Number:
MPC561MZP56R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Internal Memory Map
B-10
1
1
0x30 4000
0x30 4002
0x30 4004
0x30 4006
0x30 4008
0x30 400A
0x30 400C
0x30 0000
0x30 0002
0x30 0004
0x30 0006
0x30 0008
0x30 000A
0x30 2000 —
0x30 37FF
Access to the DPTRAM array through the IMB3 bus is disabled once bit 5 (EMU) of either TPUMCR_A or TPUMCR_B
is set.
Access to the DPTRAM array through the IMB3 bus is disabled once bit 5 (EMU) of either TPUMCR_A or TPUMCR_B
is set.
Address
Address
Address
Access
Access
Access
U, S
U, S
S
T
T
T
S
S
S
1
S
S
S
S
S
1
1
Table B-9. Time Processor Unit 3 A and B (TPU3 A and B)
TPUMCR_A
CFSR0_A
DSCR_A
DSSR_A
Symbol
CIER_A
TICR_A
TCR_A
DPTMCR
RAMBAR
DPTRAM
DPTTCR
MISCNT
(Note: Bit descriptions apply to TPU3_B as well)
Symbol
Symbol
MPC561/MPC563 Reference Manual, Rev. 1.2
MISRH
MISRL
Table B-7. DPTRAM Control Registers
Table B-8. DPTRAM Memory Arrays
TPU3_A Module Configuration Register.
See
TPU3_A Test Configuration Register.
TPU3_A Development Support Control Register.
See
TPU3_A Development Support Status Register.
See
TPU3_A Interrupt Configuration Register.
See
TPU3_A Channel Interrupt Enable Register.
See <XrefBlue>Table 19-11 for bit descriptions.
TPU3_A Channel Function Selection Register 0.
See <XrefBlue>Table 19-12 for bit descriptions.
DPTRAM Module Configuration Register.
See
Test Configuration Register.
RAM Array Base Address Register.
See
Multiple Input Signature Register High.
Multiple Input Signature Register Low.
MISC Counter Register.
DPTRAM Memory Array
DPTRAM Control
Table 19-7
Table 19-8
Table 19-9
Table 19-10
Table 20-2
Table 20-3
TPU3_A
for bit descriptions.
for bit descriptions.
for bit descriptions.
for bit descriptions.
for bit descriptions.
for bit descriptions.
Register
Register
Register
Freescale Semiconductor
16 only
Size
Size
Size
16
16
16
16
16
16
16
16
16
16
16
16
16
2
2
2
2
2
Reset
Reset
Reset
S, M
S, M
S, M
S, M
S, M
S, M
S, M
S
S
S
S
S
S

Related parts for MPC561MZP56