MPC561MZP56 Freescale, MPC561MZP56 Datasheet - Page 917

MPC561MZP56

Manufacturer Part Number
MPC561MZP56
Description
Manufacturer
Freescale
Datasheet

Specifications of MPC561MZP56

Cpu Family
MPC56x
Device Core
PowerPC
Device Core Size
32b
Frequency (max)
56MHz
Interface Type
QSPI/SCI/SPI/UART
Total Internal Ram Size
32KB
# I/os (max)
56
Number Of Timers - General Purpose
22
Operating Supply Voltage (typ)
2.6/5V
Operating Supply Voltage (max)
2.7/5.25V
Operating Supply Voltage (min)
2.5/4.75V
On-chip Adc
2(32-chx10-bit)
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 125C
Operating Temperature Classification
Automotive
Mounting
Surface Mount
Pin Count
388
Package Type
BGA
Program Memory Type
ROMLess
Program Memory Size
Not Required
Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC561MZP56
Manufacturer:
FREESCALE
Quantity:
852
Part Number:
MPC561MZP56
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC561MZP56
Manufacturer:
FREESCALE
Quantity:
852
Company:
Part Number:
MPC561MZP56
Quantity:
13
Part Number:
MPC561MZP56R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Table 23-2
23.1.1.2
The history buffer flushes status pins denote how many instructions are flushed from the history buffer this
clock due to an
Freescale Semiconductor
1
2
VF[0:2]
Unless next clock VF=111. See below.
The sequential instructions listed here affect the machine in a manner similar to indirect branch instructions. Refer
to
000
001
010
011
100
101
110
111
Section 23.1.3, “Sequential Instructions Marked as Indirect
shows VF[0:2] encodings for instruction queue flush information.
History Buffer Flushes Status Pins— VFLS [0:1]
None
Sequential
Branch (direct or indirect) not taken
VSYNC was asserted/negated and therefore the
next instruction will be marked with the indirect
change-of-flow attribute
Exception taken — the target will be marked with the
indirect change-of-flow attribute
Branch indirect taken, rfi, mtmsr, isync and in some
cases mtspr to CMPA-F, ICTRL, ECR, or DER — the
target will be marked with the indirect change-of-flow
attribute
Branch direct taken
Branch (direct or indirect) not taken
exception.Table 23-3
2
1
VF[0:2]
Refer to
000
001
010
011
100
101
110
111
Instruction Type
Table 23-2. VF Pins Queue Flush Encodings
Table 23-1. VF Pins Instruction Encodings
MPC561/MPC563 Reference Manual, Rev. 1.2
Table
0 instructions flushed from instruction queue
1 instruction flushed from instruction queue
2 instructions flushed from instruction queue
3 instructions flushed from instruction queue
4 instructions flushed from instruction queue
5 instructions flushed from instruction queue
Reserved
Instruction type information
shows VFLS encodings.
23-1.
Queue Flush Information
Branch.”
1
More instruction type information
More instruction type information
More instruction type information
More instruction type information
Queue flush information
Queue flush information
Queue flush information
Queue flush information
VF Next Clock Will Hold
1
1
1
1
Development Support
23-3

Related parts for MPC561MZP56