MPC561MZP56 Freescale, MPC561MZP56 Datasheet - Page 591

MPC561MZP56

Manufacturer Part Number
MPC561MZP56
Description
Manufacturer
Freescale
Datasheet

Specifications of MPC561MZP56

Cpu Family
MPC56x
Device Core
PowerPC
Device Core Size
32b
Frequency (max)
56MHz
Interface Type
QSPI/SCI/SPI/UART
Total Internal Ram Size
32KB
# I/os (max)
56
Number Of Timers - General Purpose
22
Operating Supply Voltage (typ)
2.6/5V
Operating Supply Voltage (max)
2.7/5.25V
Operating Supply Voltage (min)
2.5/4.75V
On-chip Adc
2(32-chx10-bit)
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 125C
Operating Temperature Classification
Automotive
Mounting
Surface Mount
Pin Count
388
Package Type
BGA
Program Memory Type
ROMLess
Program Memory Size
Not Required
Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC561MZP56
Manufacturer:
FREESCALE
Quantity:
852
Part Number:
MPC561MZP56
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC561MZP56
Manufacturer:
FREESCALE
Quantity:
852
Company:
Part Number:
MPC561MZP56
Quantity:
13
Part Number:
MPC561MZP56R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
The MCU system clock frequency (IMB3 system clock – f
QCLK is generated by a software selectable prescaler that divides f
conversion time to be maximized across f
waveform by setting the PRESCALER field in the QACR0 register.
When the value of PRESCALER > 0 the resulting frequency of QCLK is calculated using the following
formula:
The QADC64E requires that f
field is set to Zero, the resulting QCLK frequency is calculated to be:
Freescale Semiconductor
Prescaler Rate Selection
(from Control Register 0)
System Clock (F
Input Sample Time
(From CCW)
QUEUE 1 & 2 Timer
Mode Rate Selection
f
f
QCLK
QCLK
A change in the prescaler value while a conversion is in progress is likely to
corrupt the result from any conversion in progress. Therefore, any prescaler
write operation should be done only when both queues are in the disabled
modes.
= f
= f
SYSCLK
SYSCLK
SYS
)
Figure 14-23. QADC64E Clock Subsystem Functions
/ (PRESCALER + 1)
/ 2
SYSCLK
MPC561/MPC563 Reference Manual, Rev. 1.2
8
be at least twice f
SYSCLK
2 7
WARNING
2 8
. The software establishes the frequency of QCLK
2 9
2 10
Periodic / interval
Binary Counter
A/D Converter
State Machine
Timer Select
QCLK
2 11
2 12
SYSCLK
2 13
. Therefore if the value in the PRESCALER
2 14
( F
2 15
) is the basis of the QADC64E timing.
SYS
SYSCLK
2 16 2 17
QADC Clock
/ ÷2 to F
QADC CLOCK BLOCK
QADC64E Enhanced Mode Operation
thus allowing the A/D
Generate
Clock
SYS
2
/ ÷40 )
Periodic/interval
Trigger Event
for Q1 and Q2
SAR Control
SAR[9:0]
QCLK
14-49

Related parts for MPC561MZP56