MPC561MZP56 Freescale, MPC561MZP56 Datasheet - Page 234

MPC561MZP56

Manufacturer Part Number
MPC561MZP56
Description
Manufacturer
Freescale
Datasheet

Specifications of MPC561MZP56

Cpu Family
MPC56x
Device Core
PowerPC
Device Core Size
32b
Frequency (max)
56MHz
Interface Type
QSPI/SCI/SPI/UART
Total Internal Ram Size
32KB
# I/os (max)
56
Number Of Timers - General Purpose
22
Operating Supply Voltage (typ)
2.6/5V
Operating Supply Voltage (max)
2.7/5.25V
Operating Supply Voltage (min)
2.5/4.75V
On-chip Adc
2(32-chx10-bit)
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 125C
Operating Temperature Classification
Automotive
Mounting
Surface Mount
Pin Count
388
Package Type
BGA
Program Memory Type
ROMLess
Program Memory Size
Not Required
Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC561MZP56
Manufacturer:
FREESCALE
Quantity:
852
Part Number:
MPC561MZP56
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC561MZP56
Manufacturer:
FREESCALE
Quantity:
852
Company:
Part Number:
MPC561MZP56
Quantity:
13
Part Number:
MPC561MZP56R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Unified System Interface Unit (USIU) Overview
The USIU supports the internal Flash censorship mechanism on the MPC561/MPC563 to protect the Flash
contents. Refer to
MPC561/MPC563 from the external world while the Flash is in censorship mode and in a censorship state.
The internal Flash array will be either locked or accessible only after the entire array contents have been
erased. The MPC561/MPC563 is in censored mode if one of the following events occurs:
Figure 5-1
5.1
Table 5-1
The address shown for each register is relative to the base address of the MPC561/MPC563 internal
memory map. The internal memory block can reside in one of eight possible 4 Mbyte memory spaces. See
Figure 1-3
5-2
booting from external memory
operating in peripheral mode or if accessed from an external master
operating in debug mode (BDM or Nexus)
Memory Map and Registers
is an address map of the USIU registers and, unless otherwise noted, registers are 32 bits wide.
shows the USIU block diagram.
for details.
USIU
• Software Watchdog
• Bus Monitor
• Periodic Interrupt
• Timer and Decrementer
• Real-time Clock
• Debug
• Pin Multiplexing
• Interrupt Controller
Configuration Registers
Chapter 21, “CDR3 Flash (UC3F)
U-Bus
MPC561/MPC563 Reference Manual, Rev. 1.2
Interface
U-bus
Figure 5-1. USIU Block Diagram
Interface
Controller
SGPIO
Memory
Slave
EEPROM.” It is not possible to operate the
Address
Data
Memory Control Lines
Clocks & Reset
Interface
E-bus
Freescale Semiconductor
E-Bus

Related parts for MPC561MZP56