MPC8536DS Freescale Semiconductor, MPC8536DS Datasheet - Page 1030

BOARD DEV SYSTEM MPC8536E

MPC8536DS

Manufacturer Part Number
MPC8536DS
Description
BOARD DEV SYSTEM MPC8536E
Manufacturer
Freescale Semiconductor
Series
PowerQUICC III™r
Type
MPUr
Datasheets

Specifications of MPC8536DS

Contents
Board, Software and Documentation
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Operating Supply Voltage
- 0.3 V to + 1.21 V
Maximum Operating Temperature
+ 105 C
Data Ram Size
32 KB
Interface Type
SPI, USB
Program Memory Type
DDR2, DDR3, SDRAM
Core Size
32 Bit
Program Memory Size
544KB
Cpu Speed
1.5GHz
Digital Ic Case Style
BGA
No. Of Pins
783
Supply Voltage Range
0.95V To 1.05V
Rohs Compliant
Yes
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
PCI Bus Interface
16.1.1.2
Upon detection of a PCI address phase, the integrated processor decodes the address and bus command to
determine if the transaction is within the local memory access boundaries. If the transaction is destined for
local memory, the target interface latches the address, decodes the PCI bus command, and forwards the
transaction to the OCeaN control unit. On writes to local memory, data is forwarded along with the byte
enables (if applicable) to the internal control unit. Note that for inbound writes less than 4-bytes, the PCI
controller splits the transaction into single byte writes to the target. Thus, the PCI interface cannot be used
to perform single beat writes to 16-bit devices on the local bus interface. On reads, the data is driven on
the bus and the byte enables (if applicable) determine which byte lanes contain meaningful data.
The target interface of the integrated processor can issue target-abort, target-retry, and target-disconnect
cycles. The target interface supports fast back-to-back transactions. The target interface uses the fastest
device selection timing.
The integrated processor supports data streaming to and from local memory. This means that data can flow
between the processor PCI interface and local memory as long as the internal buffers are not filled.
16.1.2
The following is a list of PCI features that is supported:
16.1.3
A number of parameters that affect the PCI controller modes of operation are determined at power-on reset
(POR) by reset configuration signals as described in
16-4
PCI interface 2.2 compatible
66- and 33-MHz support
32-bit PCI interface support on PCI port
Host and agent mode support
64-bit dual address cycle (DAC) support
On-chip arbitration with support for five high-priority request and grant signal pairs
Support for accesses to all PCI memory and I/O address spaces
Support for PCI-to-memory and memory-to-PCI streaming
Memory prefetching of PCI read accesses
Support posting of processor-to-PCI and PCI-to-memory writes
Support selectable snoop for inbound accesses
PCI configuration registers
PCI 3.3-V compatible
Features
Modes of Operation
Inbound Transactions
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
.” Table 16-1
provides a summary of these modes.
Freescale Semiconductor

Related parts for MPC8536DS