MPC8536DS Freescale Semiconductor, MPC8536DS Datasheet - Page 1093

BOARD DEV SYSTEM MPC8536E

MPC8536DS

Manufacturer Part Number
MPC8536DS
Description
BOARD DEV SYSTEM MPC8536E
Manufacturer
Freescale Semiconductor
Series
PowerQUICC III™r
Type
MPUr
Datasheets

Specifications of MPC8536DS

Contents
Board, Software and Documentation
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Operating Supply Voltage
- 0.3 V to + 1.21 V
Maximum Operating Temperature
+ 105 C
Data Ram Size
32 KB
Interface Type
SPI, USB
Program Memory Type
DDR2, DDR3, SDRAM
Core Size
32 Bit
Program Memory Size
544KB
Cpu Speed
1.5GHz
Digital Ic Case Style
BGA
No. Of Pins
783
Supply Voltage Range
0.95V To 1.05V
Rohs Compliant
Yes
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Detected Parity Error on upper
Detected Parity Error on upper
16.5
This section describes some tips for use of the PCI controller.
16.5.1
The PCI controller can power-on in three modes: host mode, agent mode and agent configuration lock
mode. Certain bits in the configuration registers are set differently according to the POR (power-on reset)
mode. Also, certain configuration bits have different implications when compared with past Freescale
parts and PCI implementations. Note that after reset, the device cannot be switched from one mode to
another.
The affected configuration bits are defined in
Freescale Semiconductor
Received PERR (Data phase)
Received SERR at any phase Received SERR
Received SERR at any phase
Detected Parity Error for Data
Register (offset) Bit
address bus for Address
Detected Parity Error for
address bus for Address
phase (SAC or DAC)
phase (SAC or DAC)
Command
Register
PCI Error Type
Address phase
(0x04)
Internal error
PCI
Initialization/Application Information
phase
Power-On Reset Configuration Modes
2
1 Memory
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
master
Name
space
Bus
Table 16-53. Affected Configuration Register Bits for POR
Addr Parity Error Detected Parity Error,
Target PERR
Error Detect
Register bit
Target Abort
Rcvd SERR
Table 16-52. PCI Mode Error Actions (continued)
Trgt PERR
Controls whether the device can master a transaction on the PCI bus. If cleared, the device
cannot master a transaction. This bit is independent of host or agent mode.
Controls the acknowledgement of inbound memory transactions. If cleared, all inbound
memory accesses (including accesses to PCSRBAR space) end in a master abort. This bit
is independent of host or agent mode.
Signaled System Error
Signaled Target Abort
Detected Parity Error Cache line purged
PCI Inbound Write
Register bit
PCI Status
Table
16-53.
Register Description
Cache line purged
Comment
PCI Bus Interface
16-67

Related parts for MPC8536DS