MPC8536DS Freescale Semiconductor, MPC8536DS Datasheet - Page 76

BOARD DEV SYSTEM MPC8536E

MPC8536DS

Manufacturer Part Number
MPC8536DS
Description
BOARD DEV SYSTEM MPC8536E
Manufacturer
Freescale Semiconductor
Series
PowerQUICC III™r
Type
MPUr
Datasheets

Specifications of MPC8536DS

Contents
Board, Software and Documentation
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Operating Supply Voltage
- 0.3 V to + 1.21 V
Maximum Operating Temperature
+ 105 C
Data Ram Size
32 KB
Interface Type
SPI, USB
Program Memory Type
DDR2, DDR3, SDRAM
Core Size
32 Bit
Program Memory Size
544KB
Cpu Speed
1.5GHz
Digital Ic Case Style
BGA
No. Of Pins
783
Supply Voltage Range
0.95V To 1.05V
Rohs Compliant
Yes
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Figure
Number
20-6
20-7
20-8
20-9
20-10
20-11
20-12
20-13
20-14
20-15
20-16
20-17
20-18
20-19
20-20
20-21
20-22
20-23
20-24
20-25
20-26
21-1
21-2
21-3
21-4
21-5
21-6
21-7
21-8
21-9
21-10
21-11
21-12
21-13
21-14
21-15
21-16
21-17
21-18
21-19
21-20
lxxvi
Transfer Type Register (XFERTYP)..................................................................................... 20-8
Command Response 0–3 Register (CMDRSPn) ................................................................ 20-11
Buffer Data Port Register (DATPORT) .............................................................................. 20-12
Present State Register (PRSSTAT)...................................................................................... 20-13
Protocol Control Register (PROCTL)................................................................................. 20-17
System Control Register (SYSCTL)................................................................................... 20-19
Interrupt Status Register (IRQSTAT).................................................................................. 20-23
Interrupt Status Enable Register (IRQSTATEN) ................................................................ 20-27
Interrupt Signal Enable Register (IRQSIGEN)................................................................... 20-29
Auto CMD12 Error Status Register (AUTOC12ERR) ....................................................... 20-31
Host Capabilities Register (HOSTCAPBLT)...................................................................... 20-33
Watermark Level Register (WML) ..................................................................................... 20-34
Force Event Register (FEVT) ............................................................................................. 20-35
Host Controller Version Register (HOSTVER) .................................................................. 20-36
DMA Control Register (DCR)............................................................................................ 20-37
eSDHC Buffer Scheme ....................................................................................................... 20-38
DMA CCB Interface Block................................................................................................. 20-40
Command CRC Shift Register............................................................................................ 20-42
Two Stages of Clock Divider .............................................................................................. 20-43
Flow Diagram for Card Detection ...................................................................................... 20-46
Flow Chart for Reset of eSDHC and SD I/O Card ............................................................. 20-47
USB Interface Block Diagram .............................................................................................. 21-1
Capability Registers Length (CAPLENGTH)....................................................................... 21-7
Host Controller Interface Version (HCIVERSION) ............................................................. 21-7
Host Controller Structural Parameters (HCSPARAMS)....................................................... 21-8
Host Control Capability Parameters (HCCPARAMS) ......................................................... 21-8
Device Interface Version (DCIVERSION) ........................................................................... 21-9
Device Control Capability Parameters (DCCPARAMS).................................................... 21-10
USB Command Register (USBCMD) ................................................................................ 21-11
USB Status Register (USBSTS).......................................................................................... 21-13
USB Interrupt Enable (USBINTR) ..................................................................................... 21-16
USB Frame Index (FRINDEX)........................................................................................... 21-17
Periodic Frame List Base Address (PERIODICLISTBASE) ............................................. 21-19
Device Address (DEVICEADDR)...................................................................................... 21-19
Current Asynchronous List Address (ASYNCLISTADDR) .............................................. 21-20
Endpoint List Address (ENDPOINTLISTADDR).............................................................. 21-20
Master Interface Data Burst Size (BURSTSIZE) ............................................................... 21-21
Transmit FIFO Tuning Controls (TXFILLTUNING) ......................................................... 21-22
ULPI Register Access (ULPI VIEWPORT) ....................................................................... 21-23
Configure Flag Register (CONFIGFLAG) ......................................................................... 21-24
Port Status and Control (PORTSC)..................................................................................... 21-25
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
Figures
Title
Freescale Semiconductor
Number
Page

Related parts for MPC8536DS