MPC8536DS Freescale Semiconductor, MPC8536DS Datasheet - Page 1147

BOARD DEV SYSTEM MPC8536E

MPC8536DS

Manufacturer Part Number
MPC8536DS
Description
BOARD DEV SYSTEM MPC8536E
Manufacturer
Freescale Semiconductor
Series
PowerQUICC III™r
Type
MPUr
Datasheets

Specifications of MPC8536DS

Contents
Board, Software and Documentation
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Operating Supply Voltage
- 0.3 V to + 1.21 V
Maximum Operating Temperature
+ 105 C
Data Ram Size
32 KB
Interface Type
SPI, USB
Program Memory Type
DDR2, DDR3, SDRAM
Core Size
32 Bit
Program Memory Size
544KB
Cpu Speed
1.5GHz
Digital Ic Case Style
BGA
No. Of Pins
783
Supply Voltage Range
0.95V To 1.05V
Rohs Compliant
Yes
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
17.3.8.1.10 PCI Express BIST Register—0x0F
The BIST register is optional and reserved on the PCI Express controller.
17.3.8.2
The type 0 header is shown in
Section 17.3.8.1, “Common PCI Compatible Configuration Header
the first 16 bytes of the header. This section describes the registers that are unique to the type 0 header
beginning at offset 0x10.
17.3.8.2.1
The PCI Express base address registers (BARs) point to the beginning of distinct address ranges which the
device should claim. In EP mode, the device supports a configuration space BAR, a 32-bit memory space
BAR, and two 64-bit memory space BARs. In RC mode, the device only supports the configuration space
BAR in the header; the other memory spaces are defined by the inbound ATMUs. Refer to
Section 17.3.5.2, “PCI Express Inbound ATMU
Base address register 0 at offset 0x10 is a special fixed 1-Mbyte window that is used for inbound
configuration accesses. This window is called the PCI Express configuration and status register base
address register (PEXCSRBAR). Note that PEXCSRBAR cannot be updated through the inbound ATMU
registers. The PEXCSRBAR is shown in
Freescale Semiconductor
Reserved
MAX_LAT
BIST
Type 0 Configuration Header
PCI Express Base Address Registers—0x10–0x27
Figure 17-46. PCI Express PCI-Compatible Configuration Header—Type 0
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
Subsystem ID
Device ID
Status
Figure
Header Type
Class Code
MIN_GNT
17-46.
Expansion ROM Base Address
Base Address Registers
Figure
Registers,” for more information.
17-47.
Latency Timer
Interrupt Pin
Subsystem Vendor ID
Registers,” describes the registers in
Command
Vendor ID
Capabilities Pointer
PCI Express Interface Controller
Cache Line Size
Interrupt Line
Revision ID
Offset (Hex)
Address
00
04
08
0C
10
14
18
1C
20
24
28
2C
30
34
38
3C
17-51

Related parts for MPC8536DS