MPC8536DS Freescale Semiconductor, MPC8536DS Datasheet - Page 1583

BOARD DEV SYSTEM MPC8536E

MPC8536DS

Manufacturer Part Number
MPC8536DS
Description
BOARD DEV SYSTEM MPC8536E
Manufacturer
Freescale Semiconductor
Series
PowerQUICC III™r
Type
MPUr
Datasheets

Specifications of MPC8536DS

Contents
Board, Software and Documentation
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Operating Supply Voltage
- 0.3 V to + 1.21 V
Maximum Operating Temperature
+ 105 C
Data Ram Size
32 KB
Interface Type
SPI, USB
Program Memory Type
DDR2, DDR3, SDRAM
Core Size
32 Bit
Program Memory Size
544KB
Cpu Speed
1.5GHz
Digital Ic Case Style
BGA
No. Of Pins
783
Supply Voltage Range
0.95V To 1.05V
Rohs Compliant
Yes
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Chapter 25
Debug Features and Watchpoint Facility
This chapter describes all customer-visible debug modes of the MPC8536E integrated device. The debug
features on the MPC8536E pertain to these interfaces: the local bus controller (LBC), and the DDR
SDRAM interface. In addition to the external interfaces, the MPC8536E provides triggering capabilities
based on user-programmable events. The watchpoint and trace buffer also provide some visibility to
internal buses. This chapter also describes context ID registers, useful for software debug, and describes
the JTAG access port signals that comply with the IEEE 1149.1 boundary-scan specification.
25.1
As shown in the block diagram of
features (listed with references to sections of this chapter that describe them):
25.1.1
As shown in
SDRAM. Limited visibility, through a 256 x 64 trace buffer, is also provided for the processor core
interface. This visibility into internal device operation is useful for debugging application software through
inverse assembly and reconstruction of the fetch stream.
The combination of a source ID (MSRCID[0:4]) and a data-valid signal (MDVAL) indicates that
meaningful debug information is visible on either the local bus or DDR SDRAM interfaces. A logic
analyzer can be programmed to capture data based on the values of MSRCID[0:4] and MDVAL.
Freescale Semiconductor
DDR SDRAM interface debug
Local bus controller (LBC) debug
Watchpoint monitor and trace buffer debug
Section 25.4.5, “Trace
Introduction
Overview
Figure
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
25-1, debug information is provided through the following interfaces: LBC, and DDR
Buffer”)
Figure
(Section 25.4.2, “DDR SDRAM Interface
25-1, the MPC8536E device provides the following debug
(Section 25.4.3, “Local Bus Interface
(Section 25.4.4, “Watchpoint Monitor,”
Debug”)
Debug”)
and
25-1

Related parts for MPC8536DS