MPC8536DS Freescale Semiconductor, MPC8536DS Datasheet - Page 1068

BOARD DEV SYSTEM MPC8536E

MPC8536DS

Manufacturer Part Number
MPC8536DS
Description
BOARD DEV SYSTEM MPC8536E
Manufacturer
Freescale Semiconductor
Series
PowerQUICC III™r
Type
MPUr
Datasheets

Specifications of MPC8536DS

Contents
Board, Software and Documentation
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Operating Supply Voltage
- 0.3 V to + 1.21 V
Maximum Operating Temperature
+ 105 C
Data Ram Size
32 KB
Interface Type
SPI, USB
Program Memory Type
DDR2, DDR3, SDRAM
Core Size
32 Bit
Program Memory Size
544KB
Cpu Speed
1.5GHz
Digital Ic Case Style
BGA
No. Of Pins
783
Supply Voltage Range
0.95V To 1.05V
Rohs Compliant
Yes
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
PCI Bus Interface
Offset 0x46
16.4
This section describes the functionality of the PCI interface.
16.4.1
PCI bus arbitration is access-based. Bus masters must arbitrate for each access performed on the bus. The
PCI bus uses a central arbitration scheme where each master has its own unique request (REQ) output and
grant (GNT) input signal. A simple request/grant handshake is used to gain access to the bus. Arbitration
for the bus occurs during the previous access so that no PCI bus cycles are consumed due to arbitration
(except when the bus is idle).
16-42
Reset
W
R PAD
11–7
Bits Name
6–2 PBMP PCI bus master priorities. Determines arbitration priority given to different masters on the PCI bus. Bit 6
15
14
13
12
1
0
15
PBMD PCI broken master disable. Determines if the device ignores the bus requests of an initiator that requests
Functional Description
PAD PCI arbiter disable. Determines if the device is the PCI arbiter on the PCI bus or not. The reset state is
PM
DP
PCI Bus Arbitration
PM
14
determined by the inverse of the cfg_pci n _arb configuration input signal when reset is released.
0 Device is the PCI arbiter.
1 Device is not the PCI arbiter. Device presents its request on PCI_REQ0 to the external arbiter and
Parking mode. controls which device receives the bus grant when there are no outstanding bus requests
and the bus is idle.
0 The bus is parked on the last device to use the bus.
1 The bus is parked on the device.
Reserved
the bus for an excessive period without using the bus.
0 An initiator that requests the bus and receives the grant must begin using the bus within 16 PCI clock
1 No requests are ignored.
Reserved
corresponds to the priority of the master sourcing PCI_REQ0; bit 2 corresponds to the priority of the
master sourcing PCI_REQ4.
0 Master n is low priority.
1 Master n is high priority.
Reserved
Device priority. Determines this device’s arbitration priority.
0 Device is low priority.
1 Device is high priority.
receives its grant on PCI_GNT0.
periods after the bus becomes idle or else its request is subsequently ignored.
Table 16-46. PCI Bus Arbiter Configuration Register Field Descriptions
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
13
PBMD
Figure 16-47. PCI Bus Arbiter Configuration Register
12
11
All zeros
Description
7
6
PBMP
Freescale Semiconductor
2
Access: Mixed
1
DP
0

Related parts for MPC8536DS