MPC8536DS Freescale Semiconductor, MPC8536DS Datasheet - Page 1035

BOARD DEV SYSTEM MPC8536E

MPC8536DS

Manufacturer Part Number
MPC8536DS
Description
BOARD DEV SYSTEM MPC8536E
Manufacturer
Freescale Semiconductor
Series
PowerQUICC III™r
Type
MPUr
Datasheets

Specifications of MPC8536DS

Contents
Board, Software and Documentation
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Operating Supply Voltage
- 0.3 V to + 1.21 V
Maximum Operating Temperature
+ 105 C
Data Ram Size
32 KB
Interface Type
SPI, USB
Program Memory Type
DDR2, DDR3, SDRAM
Core Size
32 Bit
Program Memory Size
544KB
Cpu Speed
1.5GHz
Digital Ic Case Style
BGA
No. Of Pins
783
Supply Voltage Range
0.95V To 1.05V
Rohs Compliant
Yes
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Freescale Semiconductor
PCI_REQ[4:0]
PCI_PERR
PCI_PAR
Signal
Table 16-2. PCI Interface Signals—Detailed Signal Descriptions (continued)
I/O
I/O PCI parity. The PCI parity signal is both an input and output signal on this PCI controller.
I/O PCI parity error. The PCI parity error signal is both an input and output signal on this PCI controller.
O As outputs for the bidirectional PCI parity, these signals operate as described below.
O As outputs for the bidirectional PCI parity error, these signals operate as described below.
I As inputs for the bidirectional PCI parity, these signals operate as described below.
I As inputs for the bidirectional PCI parity error, these signals operate as described below.
I PCI bus request
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
disabled, PCI_REQ[0] is an output. Note that PCI_REQ[ n ] is a point-to-point signal. Every master has
its own bus request signal. Following is the state meaning for the PCI_REQ[ n ] input.
Meaning
Meaning
Meaning
Meaning
Meaning
Timing Assertion/Negation—As specified by PCI Local Bus Specification Rev 2.2
Timing Assertion/Negation—As specified by PCI Local Bus Specification Rev 2.2
Timing Assertion/Negation—As specified by PCI Local Bus Specification Rev 2.2
Timing Assertion/Negation—As specified by PCI Local Bus Specification Rev 2.2
Timing Assertion/Negation—As specified by PCI Local Bus Specification Rev 2.2
State
State
State
State
State
Asserted—Indicates odd parity across the PCI_AD[31:0] and PCI_C/BE[3:0] signals during
Negated—Indicates even parity across the PCI_AD[31:0] and PCI_C/BE[3:0] signals
Asserted—Indicates odd parity driven by another PCI master or the PCI target during read
Negated—Indicates even parity driven by another PCI master or the PCI target during read
Asserted—Indicates that this PCI controller, acting as a PCI agent, detected a data parity
Negated—Indicates no error.
Asserted—Indicates that another PCI agent detected a data parity error while this PCI
Negated—Indicates no error.
Asserted—Indicates that agent n is requesting control of the PCI bus to perform a
Negated—Indicates that agent n does not require use of the PCI bus.
.
address and data phases.
during address and data phases.
data phases.
data phases.
error. (The PCI initiator drives PCI_PERR on read operations; the PCI target drives
PCI_PERR on write operations.)
controller was sourcing data (this PCI controller was acting as the PCI initiator during
a write, or was acting as the PCI target during a read).
transaction.
Input signals on this PCI controller when the arbiter is enabled. When the arbiter is
Description
PCI Bus Interface
16-9

Related parts for MPC8536DS