MPC8536DS Freescale Semiconductor, MPC8536DS Datasheet - Page 814

BOARD DEV SYSTEM MPC8536E

MPC8536DS

Manufacturer Part Number
MPC8536DS
Description
BOARD DEV SYSTEM MPC8536E
Manufacturer
Freescale Semiconductor
Series
PowerQUICC III™r
Type
MPUr
Datasheets

Specifications of MPC8536DS

Contents
Board, Software and Documentation
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Operating Supply Voltage
- 0.3 V to + 1.21 V
Maximum Operating Temperature
+ 105 C
Data Ram Size
32 KB
Interface Type
SPI, USB
Program Memory Type
DDR2, DDR3, SDRAM
Core Size
32 Bit
Program Memory Size
544KB
Cpu Speed
1.5GHz
Digital Ic Case Style
BGA
No. Of Pins
783
Supply Voltage Range
0.95V To 1.05V
Rohs Compliant
Yes
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Enhanced Three-Speed Ethernet Controllers
Table 14-36
14-66
0000 0–31
0001 0–13
0010
0011
0100
PID
\
1
28–29
16–23
24–31
8–15
8–31
8–31
0–7
0–7
0–7
Bit
14
15
16
17
18
19
20
21
22
23
24
25
26
27
30
31
describes the fields of the RQFPR register.
MASK Mask bits to be written to Filer mask_register for masking of property values. The rule match/fail status
Name
ARQ Set if an ARP request packet is seen.
UDP Set if a UDP header was parsed.
EBC Set if the destination Ethernet address is to the broadcast address.
JUM Set if a jumbo Ethernet frame was parsed.
TCP
PER Set on a parse error, such as header inconsistency.
EER Set on an Ethernet framing error that prevents parsing.
ARB User-defined arbitrary bit field property: byte 0 extracted. Defaults to 0x00.
DAH Destination MAC address, most significant 24 bits. Defaults to 0x000000.
VLN
DAL
ICC
CFI
IPF
ICV
FIF
IP4
IP6
AR
for this PID is determined by RQCTRL[CMP]. Since mask_register is bit-wise ANDed with properties,
every bit of MASK that is cleared also results in the corresponding property bit being cleared in
comparisons. Therefore setting MASK to 0xFFFF_FFFF ensures that all property bits participate in rule
matches.
Reserved
Set if an ARP response packet is seen.
Set if a VLAN tag (Ethertype DFVLAN[TAG] or 0x8100) was seen in the frame.
Set to the value of the Canonical Format Indicator in the VLAN control tag if VLAN is set, zero otherwise.
Set if a fragmented IPv4 or IPv6 header was encountered.
See the descriptions of receive FCB fields IP and PRO in
more information on determining the status of received packets for which IPF is set.
Set if the packet entered on eTSEC’s FIFO interface.
Set if an IPv4 header was parsed.
Set if an IPv6 header was parsed.
Set if the IPv4 header checksum was checked.
Set if the IPv4 header checksum was verified correct.
Set if a TCP header was parsed.
Reserved.
User-defined arbitrary bit field property: byte 1 extracted. Defaults to 0x00.
User-defined arbitrary bit field property: byte 2 extracted. Defaults to 0x00.
User-defined arbitrary bit field property: byte 3 extracted. Defaults to 0x00.
Reserved, should be written with zero.
Reserved, should be written with zero.
Destination MAC address, least significant 24 bits. Defaults to 0x000000.
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
Table 14-36. RQFPR Field Descriptions
Description
Section 14.6.4.3, “Receive Path
Freescale Semiconductor
Off-Load,” for

Related parts for MPC8536DS