MPC8536DS Freescale Semiconductor, MPC8536DS Datasheet - Page 759

BOARD DEV SYSTEM MPC8536E

MPC8536DS

Manufacturer Part Number
MPC8536DS
Description
BOARD DEV SYSTEM MPC8536E
Manufacturer
Freescale Semiconductor
Series
PowerQUICC III™r
Type
MPUr
Datasheets

Specifications of MPC8536DS

Contents
Board, Software and Documentation
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Operating Supply Voltage
- 0.3 V to + 1.21 V
Maximum Operating Temperature
+ 105 C
Data Ram Size
32 KB
Interface Type
SPI, USB
Program Memory Type
DDR2, DDR3, SDRAM
Core Size
32 Bit
Program Memory Size
544KB
Cpu Speed
1.5GHz
Digital Ic Case Style
BGA
No. Of Pins
783
Supply Voltage Range
0.95V To 1.05V
Rohs Compliant
Yes
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Freescale Semiconductor
EC_GTX_CLK125
TSEC n _RX_CLK
TSEC n _RX_DV
EC_MDIO
EC_MDC
Signal
Table 14-2. eTSEC Signals—Detailed Signal Descriptions (continued)
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
I/O
I/O Management data input/output.
O
I
I
I
oscillator, or is sometimes provided by the PHY. EC_GTX_CLK125 is a 125-MHz input into the
eTSEC and is used to generate all 125-MHz related signals and clocks in the following modes:
This input is not used in these modes:
Management data clock.
This signal is a clock (typically 2.5 MHz) supplied by the MAC
(IEEE set minimum period of 400 ns or a frequency of 2.5 MHz, but the device may be configured
up to 12.5 MHz if supported by the PHY at that speed.) The frequency can be modified by writing
to MIIMCFG[28:31] of the eTSEC1 controller.
Receive clock. In GMII, MII, or RGMII mode, the receive clock TSEC n _RX_CLK is a continuous
clock (2.5, 25, or 125 MHz) that provides a timing reference for TSEC n _RX_DV, TSEC n _RXD,
and TSEC n _RX_ER.
In TBI mode, TSEC n _RX_CLK is the input for a 62.5 MHz PMA receive clock, 0 split phase with
PMA_RX_CLK1 and is supplied by the SerDes.
In RTBI mode it is a 125-MHz receive clock.
In RMII mode this clock is not used for the receive clock, as RMII uses a shared reference clock.
In FIFO mode the receive clock is a continuous clock. See the device hardware specifications
document for maximum supported frequencies.
Receive data valid. In GMII or MII mode, if TSEC n _RX_DV is asserted, the PHY is indicating that
valid data is present on the GMII and MII interfaces.
In RGMII mode, TSEC n _RX_DV becomes RX_CTL. The RX_DV and RX_ERR are received on
this signal on the rising and falling edges of TSEC n _RX_CLK.
In TBI mode, TSEC n _RX_DV represents receive code group (RCG) bit 8. Together, with RCG[9]
and RCG[7:0], they represents the 10-bit encoded symbol of GMII receive signals.
In RTBI mode, TSEC n _RX_DV represents receive code group (RCG) bit 4 and 9. On the positive
edge of the TSEC n _RX_CLK, RCG[4] and RCG[3:0] represent the first half of the 10-bit encoded
symbol. On the negative edge of the TSEC n _RX_CLK, RCG[9] and RCG[8:5] represent the
second half of the 10-bit encoded symbol.
In RMII mode the PHY asserts TSEC n _RX_DV (CRS_DV) when the receive medium is non-idle.
This signal asserts asynchronously with respect to the RMII reference clock, but negates
synchronously to indicate loss of carrier.In FIFO mode TSEC n _RX_DV is used to indicate valid
data (GMII-style protocols) or forms part of the receive control flags (encoded packet protocols).
Gigabit transmit 125-MHz source. This signal must be generated externally with a crystal or
Meaning
• GMII
• TBI
• RTBI
• RGMII
• FIFO
• RMII
• SGMII
• MII
Timing Asserted/Negated—This signal is required to be synchronous with the EC_MDC
State
Asserted/Negated—EC_MDIO is a bidirectional signal to input PHY-supplied status
during management read cycles and output control during MII management write
cycles. Addressed using eTSEC1 memory-mapped registers.
signal.
Description
Enhanced Three-Speed Ethernet Controllers
14-11

Related parts for MPC8536DS