MPC8536DS Freescale Semiconductor, MPC8536DS Datasheet - Page 346

BOARD DEV SYSTEM MPC8536E

MPC8536DS

Manufacturer Part Number
MPC8536DS
Description
BOARD DEV SYSTEM MPC8536E
Manufacturer
Freescale Semiconductor
Series
PowerQUICC III™r
Type
MPUr
Datasheets

Specifications of MPC8536DS

Contents
Board, Software and Documentation
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Operating Supply Voltage
- 0.3 V to + 1.21 V
Maximum Operating Temperature
+ 105 C
Data Ram Size
32 KB
Interface Type
SPI, USB
Program Memory Type
DDR2, DDR3, SDRAM
Core Size
32 Bit
Program Memory Size
544KB
Cpu Speed
1.5GHz
Digital Ic Case Style
BGA
No. Of Pins
783
Supply Voltage Range
0.95V To 1.05V
Rohs Compliant
Yes
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
DDR Memory Controller
8.5.4
The DDR memory controller supports four-beat bursts to SDRAM. For single-beat reads, the DDR
memory controller performs a four- (or eight-) beat burst read, but ignores the last three (or seven) beats.
8-72
Activate
Precharge select
logical bank
Precharge all logical
banks
Read
Read with
auto-precharge
Write
Write with
auto-precharge
Mode register set
Auto refresh
Self refresh
Operation
also supports posted refreshes, where several refreshes may be executed at once, and the refresh
interval may be extended.
Mode register set (for configuration)—Allows setting of DDR SDRAM options. These options are:
MCAS latency, additive latency (for DDR2), write recovery (for DDR2), burst type, and burst
length. MCAS latency may be chosen as provided by the preferred SDRAM (some SDRAMs
provide MCAS latency {1,2,3}, some provide MCAS latency {1,2,3,4,5}, and so on). Burst type
is always sequential. Although some SDRAMs provide burst lengths of 1, 2, 4, 8, and page size,
this memory controller supports a burst length of 4. A burst length of 8 is supported for
DDR3memory only. For DDR2 in 32-bit bus mode, all 32-byte burst accesses from the platform
are split into two 16-byte (that is, 4-beat) accesses to the SDRAMs in the memory controller. The
mode register set command is performed by the DDR memory controller during system
initialization. Parameters such as mode register data, MCAS latency, burst length, and burst type,
are set by software in DDR_SDRAM_MODE[SDMODE] and transferred to the SDRAM array by
the DDR memory controller after DDR_SDRAM_CFG[MEM_EN] is set. If
DDR_SDRAM_CFG[BI] is set to bypass the automatic initialization, then the MODE registers can
be configured through software through use of the DDR_SDRAM_MD_CNTL register.
Self refresh (for long periods of standby)—Used when the device is in standby for very long
periods of time. Automatically generates internal refresh cycles to keep the data in all memory
banks refreshed. Before execution of this command, the DDR controller places all logical banks in
a precharged state.
DDR SDRAM Interface Timing
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
Prev.
CKE
H
H
H
H
H
H
H
H
H
H
Current
CKE
H
H
H
H
H
H
H
H
H
L
Table 8-61. DDR SDRAM Command Table
MCS MRAS MCAS MWE
L
L
L
L
L
L
L
L
L
L
H
H
H
H
L
L
L
L
L
L
H
H
H
L
L
L
L
L
L
L
H
H
H
H
H
L
L
L
L
L
Logical bank select
Logical bank select
Logical bank select
Logical bank select
Logical bank select
Logical bank select
Opcode
MBA
X
X
X
Opcode Opcode and mode
MA10
Row
H
H
H
X
X
L
L
L
Freescale Semiconductor
Column
Column
Column
Column
Row
MA
X
X
X
X

Related parts for MPC8536DS