MPC8536DS Freescale Semiconductor, MPC8536DS Datasheet - Page 1395

BOARD DEV SYSTEM MPC8536E

MPC8536DS

Manufacturer Part Number
MPC8536DS
Description
BOARD DEV SYSTEM MPC8536E
Manufacturer
Freescale Semiconductor
Series
PowerQUICC III™r
Type
MPUr
Datasheets

Specifications of MPC8536DS

Contents
Board, Software and Documentation
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Operating Supply Voltage
- 0.3 V to + 1.21 V
Maximum Operating Temperature
+ 105 C
Data Ram Size
32 KB
Interface Type
SPI, USB
Program Memory Type
DDR2, DDR3, SDRAM
Core Size
32 Bit
Program Memory Size
544KB
Cpu Speed
1.5GHz
Digital Ic Case Style
BGA
No. Of Pins
783
Supply Voltage Range
0.95V To 1.05V
Rohs Compliant
Yes
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
21.5.7.1
The first DWord of an FSTN contains a link pointer to the next schedule object. This object can be of any
valid periodic schedule data type.
21.5.7.2
The second DWord of an FTSN node contains a link pointer to a queue head. If the T-bit in this pointer is
a zero, then this FSTN is a Save-Place indicator. Its Typ field must be set by software to indicate the target
data structure is a queue head. If the T-bit in this pointer is set, then this FSTN is the Restore indicator.
When the T-bit is a one, the host controller ignores the Typ field.
21.6
The general operational model for the USB module in host mode is defined by the Enhanced Host
Controller Interface (EHCI) Specification. The EHCI specification describes the register-level interface
for a host controller for the USB Revision 2.0. It includes a description of the hardware/software interface
Freescale Semiconductor
31–5
31–5
Bits
Bits
4–3
2–1
4–3
2–1
0
0
Name
Name
NPLP Normal path link pointer. Contains the address of the next data object to be processed in the periodic list and
BPLP
Typ
Typ
Host Operations
T
T
FTSN Normal Path Pointer
FSTN Back Path Link Pointer
corresponds to memory address signals [31:5], respectively.
Reserved, should be cleared. These bits must be written as 0s.
Indicates to the host controller whether the item referenced is a iTD/siTD, QH, or FSTN. This allows the host
controller to perform the proper type of processing on the item after it is fetched.
00 iTD (isochronous transfer descriptor)
01 QH (queue head)
10 siTD (split transaction isochronous transfer descriptor)
11 FSTN (frame span traversal node)
Terminate.
0 Link pointer is valid.
1 Link pointer field is not valid.
Back path link pointer. Contains the address of a queue head. This field corresponds to memory address
signals [31:5], respectively.
Reserved, should be cleared. These bits must be written as 0s.
Software must ensure this field is set to indicate the target data structure is a Queue Head (01). Any other
value in this field yields undefined results.
Terminate.
0 Link pointer is valid (that is, the host controller may use bits 31–5 (in combination with the
1 Link pointer field is not valid (that is, the host controller must not use bits 31–5 (in combination with the
CTRLDSSEGMENT register if applicable) as a valid memory address). This value also indicates that this
FSTN is a Save-Place indicator.
CTRLDSSEGMENT register if applicable) as a valid memory address). This value also indicates that this
FSTN is a Restore indicator.
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
Table 21-61. FSTN Back Path Link Pointer
Table 21-60. FTSN Normal Path Pointer
Description
Description
Universal Serial Bus Interfaces
21-61

Related parts for MPC8536DS