MPC8536DS Freescale Semiconductor, MPC8536DS Datasheet - Page 637

BOARD DEV SYSTEM MPC8536E

MPC8536DS

Manufacturer Part Number
MPC8536DS
Description
BOARD DEV SYSTEM MPC8536E
Manufacturer
Freescale Semiconductor
Series
PowerQUICC III™r
Type
MPUr
Datasheets

Specifications of MPC8536DS

Contents
Board, Software and Documentation
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Operating Supply Voltage
- 0.3 V to + 1.21 V
Maximum Operating Temperature
+ 105 C
Data Ram Size
32 KB
Interface Type
SPI, USB
Program Memory Type
DDR2, DDR3, SDRAM
Core Size
32 Bit
Program Memory Size
544KB
Cpu Speed
1.5GHz
Digital Ic Case Style
BGA
No. Of Pins
783
Supply Voltage Range
0.95V To 1.05V
Rohs Compliant
Yes
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
12.4
The communication channel provides a full-duplex asynchronous receiver and transmitter using an
operating frequency derived from the platform clock signal.
The transmitter accepts parallel data with a write access to the transmitter holding register (UTHR). In
FIFO mode, the data is placed directly into an internal transmitter shift register, or into the transmitter
FIFO—see
by inserting the appropriate START, STOP, and optional parity bits. Finally, the registers output a
composite serial data stream on the channel transmitter serial data output (SOUT). The transmitter status
may be polled or interrupt-driven.
The receiver accepts serial data on the channel receiver serial data input (SIN), converts the data into
parallel format, and checks for START, STOP, and parity bits. In FIFO mode, the receiver removes the
START, STOP, and parity bits and then transfers the assembled character from the receiver buffer, or
receiver FIFO. This transfer occurs in response to a read of the UART receiver buffer register (URBR).
The receiver status may be polled or interrupt driven.
12.4.1
The UART bus is a serial, full-duplex, point-to-point bus as shown in
devices are attached to the same signals and there is no need for address or arbitration bus cycles.
Freescale Semiconductor
DMS
0
0
1
1
SOUT1
rxcnt
START
FEN
0
1
0
1
Functional Description
Section 12.4.5, “FIFO Mode.”
Serial Interface
D6 D5 D4 D3 D2 D1 D0 PTY
1
DMA Mode
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
2
0
0
0
1
Figure 12-16. UART Bus Interface Transaction Protocol Example
3
Data Bits
Two 7-bit data transmissions with parity and 2-bit STOP transactions
RXRDY is cleared when there is at least one character in the receiver FIFO or URBR.
RXRDY is cleared when the trigger level or a time-out has been reached. RXRDY remains
cleared until the receiver FIFO is empty.
4
Table 12-23. UDSR[RXRDY] Cleared Conditions
5
6
Even/Odd Parity
7
Optional
The transmitting registers convert the data to a serial bit stream,
8
STOP Bits
9
10
START
D6 D5 D4 D3 D2 D1 D0 PTY
1
Meaning
2
3
Figure
Data Bits
4
5
12-16. Therefore, only two
6
7
Optional
Even/Odd Parity
8
STOP Bits
9
10
DUART
12-19

Related parts for MPC8536DS