MPC8536DS Freescale Semiconductor, MPC8536DS Datasheet - Page 1094

BOARD DEV SYSTEM MPC8536E

MPC8536DS

Manufacturer Part Number
MPC8536DS
Description
BOARD DEV SYSTEM MPC8536E
Manufacturer
Freescale Semiconductor
Series
PowerQUICC III™r
Type
MPUr
Datasheets

Specifications of MPC8536DS

Contents
Board, Software and Documentation
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Operating Supply Voltage
- 0.3 V to + 1.21 V
Maximum Operating Temperature
+ 105 C
Data Ram Size
32 KB
Interface Type
SPI, USB
Program Memory Type
DDR2, DDR3, SDRAM
Core Size
32 Bit
Program Memory Size
544KB
Cpu Speed
1.5GHz
Digital Ic Case Style
BGA
No. Of Pins
783
Supply Voltage Range
0.95V To 1.05V
Rohs Compliant
Yes
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
PCI Bus Interface
The POR reset values for the affected configuration bits are described in
16.5.1.1
When the device powers up in host mode, all inbound configuration accesses are ignored (and thus master
aborted). The PBFR[ACL] bit is a don’t care. The device powers up with the ability to master transactions
on the PCI bus, however in order to acknowledge memory transactions, the memory space bit must be set.
16.5.1.2
When the device powers up in agent mode, it acknowledges inbound configuration accesses. However the
device cannot master transactions or acknowledge inbound memory accesses on the PCI bus until the
appropriate configuration bits (bus master and memory space, respectively) have been set.
16.5.1.3
Agent configuration lock mode is similar to agent mode with the added restriction that when the device
powers up in agent configuration lock mode, it retries all inbound configuration accesses until the
PBFR[ACL] bit is cleared. The purpose of this mode is to allow initial configuration on the port by the
local processor before opening the port to be further configured by the external host. As in agent mode,
the device in agent configuration lock mode cannot master transactions or acknowledge inbound memory
accesses on the PCI bus until the appropriate configuration bits (bus master and memory space,
respectively) have been set.
16-68
PCI Bus Function
Register (offset) Bit
Register
(0x44)
Host Mode
Agent Mode
Agent Configuration Lock Mode
Table 16-53. Affected Configuration Register Bits for POR (continued)
5
0
Table 16-54. Power-On Reset Values for Affected Configuration Bits
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
Host
Agent
Agent configuration lock
Name
ACL
PAH
Valid only in agent mode. Controls acknowledgement of inbound configuration accesses.
If set, all inbound configuration accesses are retried. If cleared, inbound configuration
accesses are acknowledged.
In host mode all inbound configuration accesses end in master aborts.
Determines whether the device is in agent or host mode. Zero indicates host mode.
Mode
Master
Bus
1
0
0
Memory
Space
Configuration Bit
Register Description
0
0
0
ACL
X
0
1
Table
PAH
0
1
1
16-54.
Freescale Semiconductor

Related parts for MPC8536DS