MPC8536DS Freescale Semiconductor, MPC8536DS Datasheet - Page 798

BOARD DEV SYSTEM MPC8536E

MPC8536DS

Manufacturer Part Number
MPC8536DS
Description
BOARD DEV SYSTEM MPC8536E
Manufacturer
Freescale Semiconductor
Series
PowerQUICC III™r
Type
MPUr
Datasheets

Specifications of MPC8536DS

Contents
Board, Software and Documentation
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Operating Supply Voltage
- 0.3 V to + 1.21 V
Maximum Operating Temperature
+ 105 C
Data Ram Size
32 KB
Interface Type
SPI, USB
Program Memory Type
DDR2, DDR3, SDRAM
Core Size
32 Bit
Program Memory Size
544KB
Cpu Speed
1.5GHz
Digital Ic Case Style
BGA
No. Of Pins
783
Supply Voltage Range
0.95V To 1.05V
Rohs Compliant
Yes
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Enhanced Three-Speed Ethernet Controllers
Table 14-22
14.5.3.2.8
The TBDBPH register is written by the user with the most significant address bits common to all TxBD
buffer addresses, TxBD[Data Buffer Pointer]. As a consequence, all Tx buffers must be placed in a 4
gigabyte segment of memory whose base address is prefixed by the bits in TBDBPH. The TxBD ring itself
can reside in a different memory region (based at TBASEH).
TBDBPH register.
Table 14-25
14.5.3.2.9
TBPTR0–TBPTR7 each contains the low-order 32 bits of the next transmit buffer descriptor address for
their respective TxBD ring.
of their ring’s associated TBASE when the TBASE register is written by software. Software must not write
TBPTR0–TBPTR7 while eTSEC is actively transmitting frames. However, TBPTR0– TBPTR7 can be
14-50
16–23
24–31
28–31
8–15
0–27
Bits
Bits
0–7
Offset
Reset
W
R
Name
TBDBPH Most significant bits common to all data buffer addresses contained in TxBDs. The user must initialize
WT5
WT6
WT7
WT4
0
Name
describes the fields of the TR47WT register.
describes the fields of the TBDBPH register.
Transmit Data Buffer Pointer High Register (TBDBPH)
Transmit Buffer Descriptor Pointers 0–7 (TBPTR0–TBPTR7)
Weighting value for TxBD ring 4 when TCTRL[TXSCHED] = 10. On each round of the Tx scheduler, a
minimum of WT4
prevents transmission.
Weighting value for TxBD ring 5 when TCTRL[TXSCHED] = 10. On each round of the Tx scheduler, a
minimum of WT5
prevents transmission.
Weighting value for TxBD ring 6 when TCTRL[TXSCHED] = 10. On each round of the Tx scheduler, a
minimum of WT6
prevents transmission.
Weighting value for TxBD ring 7 when TCTRL[TXSCHED] = 10. On each round of the Tx scheduler, a
minimum of WT7
prevents transmission.
eTSEC1:0x2_4180;
Reserved
TBDBPH before enabling the eTSEC transmit function.
eTSEC3:0x2_6180
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
Figure 14-19
64 bytes of data are scheduled for transmission from TxBD ring 4. Clearing this field
64 bytes of data are scheduled for transmission from TxBD ring 5. Clearing this field
64 bytes of data are scheduled for transmission from TxBD ring 6. Clearing this field
64 bytes of data are scheduled for transmission from TxBD ring 7. Clearing this field
Figure 14-18. TBDBPH Register Definition
Table 14-23. TBDBPH Field Descriptions
Table 14-22. TR47WT Field Descriptions
describes the TBPTR registers. These registers takes on the value
All zeros
Description
Description
Figure 14-18
describes the definition for the
Freescale Semiconductor
Access: Read/Write
27 28
TBDBPH
31

Related parts for MPC8536DS