MPC8536DS Freescale Semiconductor, MPC8536DS Datasheet - Page 616

BOARD DEV SYSTEM MPC8536E

MPC8536DS

Manufacturer Part Number
MPC8536DS
Description
BOARD DEV SYSTEM MPC8536E
Manufacturer
Freescale Semiconductor
Series
PowerQUICC III™r
Type
MPUr
Datasheets

Specifications of MPC8536DS

Contents
Board, Software and Documentation
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Operating Supply Voltage
- 0.3 V to + 1.21 V
Maximum Operating Temperature
+ 105 C
Data Ram Size
32 KB
Interface Type
SPI, USB
Program Memory Type
DDR2, DDR3, SDRAM
Core Size
32 Bit
Program Memory Size
544KB
Cpu Speed
1.5GHz
Digital Ic Case Style
BGA
No. Of Pins
783
Supply Voltage Range
0.95V To 1.05V
Rohs Compliant
Yes
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
I
11.5.7.2
When a master loses arbitration the following conditions all occur:
Thus, the slave interrupt service routine should first test I2CSR[MAL] and software should clear it if it is
set. See
11.5.8
Figure 11-11
flowchart may result in unpredictable I
service routine may need to set I2CCR[TXAK] when the next-to-last byte is to be accepted. It is
recommended that an msync instruction follow each I
instruction execution.
11-24
2
C Interfaces
I2CSR[MAL] is set
I2CCR[MSTA] is cleared (changing the master to slave mode)
An interrupt occurs (if enabled) at the falling edge of the 9th clock of this transfer
Section 11.4.2.1, “Arbitration Control,”
Interrupt Service Routine Flowchart
shows an example algorithm for an I
Loss of Arbitration and Forcing of Slave Mode
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
2
C bus behavior. However, in the slave receive mode the interrupt
for more information.
2
C interrupt service routine. Deviation from the
2
C register read or write to guarantee in-order
Freescale Semiconductor

Related parts for MPC8536DS