MPC8536DS Freescale Semiconductor, MPC8536DS Datasheet - Page 1502

BOARD DEV SYSTEM MPC8536E

MPC8536DS

Manufacturer Part Number
MPC8536DS
Description
BOARD DEV SYSTEM MPC8536E
Manufacturer
Freescale Semiconductor
Series
PowerQUICC III™r
Type
MPUr
Datasheets

Specifications of MPC8536DS

Contents
Board, Software and Documentation
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Operating Supply Voltage
- 0.3 V to + 1.21 V
Maximum Operating Temperature
+ 105 C
Data Ram Size
32 KB
Interface Type
SPI, USB
Program Memory Type
DDR2, DDR3, SDRAM
Core Size
32 Bit
Program Memory Size
544KB
Cpu Speed
1.5GHz
Digital Ic Case Style
BGA
No. Of Pins
783
Supply Voltage Range
0.95V To 1.05V
Rohs Compliant
Yes
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Global Utilities
23-10
Bits
2–4
6–7
8–9
5
SRDS2_IO_SEL SerDes2 I/O port selection
Name
ECP1
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
000:
Reserved
001:
SATA1
SATA2
eTSEC1 and eTSEC3 Ethernet interface uses parallel interface according to POR config inputs
cfg_tsec1_prtcl and cfg_tsec3_prtcl.
010:
Reserved
011:
SATA1
SATA2 disabled.
eTSEC1 and eTSEC3 Ethernet interface uses parallel interface according to POR config inputs
cfg_tsec1_prtcl and cfg_tsec3_prtcl.
SerDes2 Lane B disabled.
100:
SATA1 and SATA2 disabled.
eTSEC1 SGMII (1.25 Gbps)
eTSEC3 SGMII (1.25 Gbps)
POR config inputs cfg_tsec1_prtcl and cfg_tsec3_prtcl should be left in their default settings.
101:
Reserved
110:
SATA1 and SATA2 disabled.
eTSEC1 SGMII (1.25 Gbps)
its default setting)
eTSEC3 parallel mode Ethernet interface (according to cfg_tsec3_prtcl).
SerDes2 Lane B disabled
111:
SATA1 and SATA2 disabled.
eTSEC1 and eTSEC3 Ethernet interface uses parallel interface according to POR config inputs
cfg_tsec1_prtcl and cfg_tsec3_prtcl.
SerDes2 disabled
Reserved
eTSEC1 controller protocol (See
00 The eTSEC1 controller operates using the 8-bit FIFO protocol.
01 The eTSEC1 controller operates using the MII protocol (or RMII if configured in reduced mode).
10 The eTSEC1 controller operates using the GMII protocol (or RGMII if configured in reduced
11 The eTSEC1 controller operates using the TBI protocol (or RTBI if configured in reduced mode).
Reserved
Table 23-7. PORDEVSR Field Descriptions (continued)
mode).
SerDes2 Lane A.
SerDes2 Lane B.
SerDes2 Lane A.
SerDes2 Lane A.
SerDes2 Lane A (POR config input cfg_tsec1_prtcl should be left in
SerDes2 Lane B.
Section 4.4.3.16, “eTSEC1
Description
Protocol.”)
Freescale Semiconductor

Related parts for MPC8536DS